Power Dissipation of the Network-on-Chip in Multi-Processor System-on-Chip Dedicated for Video Coding Applications

被引:0
|
作者
Dragomir Milojevic
Luc Montperrus
Diederik Verkest
机构
[1] Université Libre de Bruxelles - ULB,Faculty of Applied Sciences; Bio, Electro and Mechanical Systems Department
[2] Arteris S.A.,undefined
[3] Interuniversity Microelectronics Centre - IMEC,undefined
来源
关键词
Multi-processor systems-on-chip (MPSoC); Networks-on-chip (NoC); Real-time video encoding, decoding; AVC/H.264; Low-power VLSI implementation;
D O I
暂无
中图分类号
学科分类号
摘要
In the near future, small electronic hand-held devices will be equipped with digital cameras capable of acquiring high resolution images (HDTV) at real-time rates, resulting in video streams of dozens of megabytes per second. The real-time video decoding and especially encoding of such streams with AVC/ H.264 or SVC standards require a huge amount of computing power that, in the case of a hand-held device, has to be delivered under the constraint of low power dissipation. In this paper we present a Multi-Processor System-on-Chip dedicated for high performance, low-power video coding applications using Network-on-Chip (NoC) as communication infrastructure. Extensive experiments have established the power dissipation models of individual NoC components, i.e. network interfaces, routers and wires. Based on these models and the NoC topology, we build the power model of the complete NoC. For three different implementation scenarios of the AVC/H.264 simple profile encoder we derive the power dissipation of the NoC for image resolutions up to HDTV at rate of 30 frames per second. The results obtained show that for the same application mapping scenario (worst case), moving from CIF to HDTV resolution will result in a 35% increase of the total power dissipation. Finally, for HDTV resolution, the difference in power dissipation between the worst (21 mW) and the best case application mapping scenario is 26%.
引用
收藏
页码:139 / 153
页数:14
相关论文
共 50 条
  • [21] Flexible application software generation for heterogeneous multi-processor system-on-chip
    Guerin, Xavier
    Popovici, Katalin
    Youssef, Wassim
    Rousseau, Frederic
    Jerraya, Ahmed
    COMPSAC 2007: THE THIRTY-FIRST ANNUAL INTERNATIONAL COMPUTER SOFTWARE AND APPLICATIONS CONFERENCE, VOL I, PROCEEDINGS, 2007, : 279 - +
  • [22] Component-based Specification for Multi-Processor System-on-Chip Design
    Zadrija, Valentina
    Sruk, Vlado
    MELECON 2010: THE 15TH IEEE MEDITERRANEAN ELECTROTECHNICAL CONFERENCE, 2010, : 1044 - 1049
  • [23] Implementation of a 64-point FFT on a Multi-Processor System-on-Chip
    Airoldi, Roberto
    Garzia, Fabio
    Nurmi, Jari
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 20 - 23
  • [24] Load Balancing for Data-Parallel Applications on Network-on-Chip enabled Multi-Processor Platform
    Yang, Jungsook
    Chun, Chuny
    Bagherzadeh, Nader
    Lee, Seung Eun
    PROCEEDINGS OF THE 19TH INTERNATIONAL EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2011, : 439 - 446
  • [25] Exploring Software- Defined Radio on Multi-Processor System-on-Chip
    Halim, Dareen Kusuma
    Lee, S. W.
    Ng, M. S.
    Lim, Z. N.
    Tang, C. M.
    2015 3RD INTERNATIONAL CONFERENCE ON NEW MEDIA STUDIES (CONMEDIA), 2015,
  • [26] Evaluation of WCDMA Receiver Baseband Processing on a Multi-Processor System-on-Chip
    Fazal, Rizwan
    Hussain, Waqar
    Ahonen, Tapani
    Nurmi, Jari
    2013 18TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2013,
  • [27] Asymmetric multi-processor architecture for reconfigurable system-on-chip and operating system abstractions
    Xie, Xin
    Williams, John
    Bergmann, Neil
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 41 - 48
  • [28] Network-on-chip: A new paradigm for system-on-chip design
    Nurmi, Jari
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 2 - 6
  • [29] SoCWire: A Network-on-Chip approach for Reconfigurable System-on-Chip designs in space applications
    Osterloh, B.
    Michalik, H.
    Fiethe, B.
    Kotarowski, K.
    PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 51 - 56
  • [30] Network-on-Chip Design for Heterogeneous Multiprocessor System-on-Chip
    Phanibhushana, Bharath
    Kundu, Sandip
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 487 - 492