A low power and small area all digital delay-locked loop based on ring oscillator architecture

被引:0
|
作者
JiaPeng Zheng
Wei Li
XueQing Lu
YuHua Cheng
YangYuan Wang
机构
[1] Peking University,Department of Microelectronics, School of Electronics Engineering and Computer Science
[2] Semiconductor Manufacturing International Corp,undefined
来源
关键词
all digital; delay locked loop (DLL); phase locked loop (PLL); ring oscillator;
D O I
暂无
中图分类号
学科分类号
摘要
A 133–500 MHz, 5.2 mW@500 MHz, 0.021 mm2 all digital delay-locked loop (ADDLL) is presented. The power and area reduction of the proposed ADDLL are achieved by implementing a high frequency ring oscillator (ROSC) to count the reference clocks such that the one-clock cycle delay chain and the phase detector in a conventional Master block are no longer needed. The proposed ADDLL has better immunity to PVT (process, voltage, and temperature) than most conventional DLLs, which do not update the control word signals after the locking process, since the control signals for slave delay line are updated in every 256 reference cycles. Fabricated in 0.13 um CMOS process, the measured RMS jitter is 10.83 ps at 500 MHz while the RMS jitter of the input signal is 9.97 ps.
引用
收藏
页码:453 / 460
页数:7
相关论文
共 50 条
  • [11] A Fast-Lock Low-Power Subranging Digital Delay-Locked Loop
    Chen, Hsin-Shu
    Lin, Jyun-Cheng
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (06) : 855 - 860
  • [12] A 0.15 to 2.2 GHz All-Digital Delay-Locked Loop
    Park, Dongjun
    Park, Geontae
    Kim, Jongsun
    2017 IEEE 15TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2017, : 261 - 264
  • [13] A Delay-Locked Loop with Digital Background Calibration
    Lin, Wei-Ming
    Teng, Kuang-Fu
    Liu, Shen-Iuan
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 317 - 320
  • [14] Hybrid DPWM with digital delay-locked loop
    Yousefzadeh, Vahid
    Takayama, Toru
    Maksimovic, Dragan
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON COMPUTERS IN POWER ELECTRONICS, 2006, : 142 - +
  • [15] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [16] An all-digital delay-locked loop for DDR SDRAM controller applications
    Chung, Ching-Che
    Chen, Pao-Lung
    Lee, Chen-Yi
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 199 - +
  • [17] Low Power Delay Locked Loop with All Digital Controlled SAR Delay Cell
    Kuo, Ko-Chi
    Chang, Chung-Yuan
    Li, Si-Hsien
    2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 120 - 123
  • [18] An all-digital delay-locked loop using a new LPF state machine
    Wang, Zhijun
    Liang, Liping
    Wang, Xingjun
    2006 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES,VOLS 1-3, 2006, : 813 - +
  • [19] A design of rectifier for 13.56MHz wireless power transfer receiver with all digital delay-locked loop
    Park, Joonho
    Moon, Yong
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 194 - 195
  • [20] All-digital delay-locked loop/pulsewidth-control loop with adjustable duty cycles
    Wang, You-Jen
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1262 - 1274