Manufacturing technology of intra- and interchip interconnects for modern ULSIs: Review and concepts of development

被引:4
作者
Valeev A.S. [1 ]
Krasnikov G.Y. [1 ,2 ]
机构
[1] Research Institute of Molecular Electronics (NIIME), Zelenograd, Moscow
[2] NIIME & MIKRON Company, Zelenograd, Moscow
关键词
Sol-gels - Reduction - Sol-gel process - Electrochemical deposition - Integrated circuit interconnects - Three dimensional integrated circuits;
D O I
10.1134/S1063739715030087
中图分类号
学科分类号
摘要
Technological operations involved in manufacturing multilevel ULSI interconnections by the dual damascene (DD) method have been analyzed. Problem issues are considered, including (i) etching of porous intralevel insulation with ultralow values of dielectric constant, (ii) application of metal barrier and seed layers onto the porous surface of etched dielectric spacers, in which copper conductors have to be formed, (iii) low mechanical strength of porous dielectric spacers between copper conductors, (iv) insufficient stability of copper conductors with respect to failures as a result of electromigration, and (v) rapid growth in the resistivity of copper conductors with decreasing width, and limited possibility of compensating this factor by increasing conductor height (thickness). Possible approaches to solving these problems are proposed. According to one of these, horizontal copper conductors are formed first and then a porous dielectric is incorporated into the gaps between conductors by the method of chemical sol-gel deposition from solution by spin-on-dielectric (SOD) method on a centrifuge. The horizontal conductors can then be formed by the standard single-damascene process of copper deposition into temporal mask that is subsequently removed and replaced by the porous dielectric. According to another method, copper conductors are formed by local electrochemical deposition on the wafer surface that is preliminary covered by the barrier layer (BL), seed layer (SL), and a temporal mask, in which a pattern of conductors is prepared by etching down to the SL surface. In this case, the deposited copper conductors initially possess a textured crystalline structure, which facilitates the formation of elongated crystallites during subsequent thermal recrystallization. The surface of conductors can be also covered by local electrochemical process with an electroless barrier layer (e.g., of CoWP). Then, the BL and SL are removed and a porous ultralow-dielectric-constant insulator is incorporated into the gaps between copper conductors. The next stage of forming interconnections in multicrystal ULSIs consists of a three-dimensional (3D) vertical assembly of thinned chips by connecting them with copper conductors formed using through substrate via (TSV) technology. In order to improve heat removal from the assembly and increase its mechanical strength, the filling of vertical through channels in chips by copper is supplemented by copper plating of side edges and the formation of microbumps on crystal surfaces. © 2015, Pleiades Publishing, Ltd.
引用
收藏
页码:154 / 172
页数:18
相关论文
共 23 条
[1]  
Solid State Technol., 55, 9, (2012)
[2]  
Solid State Technol., 53, 5, (2010)
[3]  
Graham R.L., Et al., Resistivity dominated by surface scattering in sub-50 nm Cu wires, Appl. Phys. Lett., 96, (2010)
[4]  
Gosset L.G., Et al., General Review of Issues and Perspectives for Advanced Copper Interconnections Using Air Gap as Ultra-Low-k Material, IITC, (2003)
[5]  
Wolf P.J., Overview of dual damascene Cu/low-k interconnect, International Sematech, (2003)
[6]  
Hu C.-K., Gignac L.M., Rosenberg R., Et al., Atom motion of Cu and Co in damascene lines with a CoWP cap, Appl. Phys. Lett., 84, (2004)
[7]  
Peters L., Exploring advanced interconnect reliability, Semicoductor International, (2002)
[8]  
Peters L., Achieving superior interconnect reliability at 65 nm and beyond, Semicoductor International, (2006)
[9]  
Peters L., Better barriers for copper, Semicoductor International, (2006)
[10]  
Singer P., Controlling copper electromigration, Semicoductor International, (2006)