Managing power constraints in a single-core scenario through power tokens

被引:0
|
作者
Juan M. Cebrián
Daniel Sánchez
Juan L. Aragón
Stefanos Kaxiras
机构
[1] University of Murcia,
[2] University of Uppsala,undefined
来源
The Journal of Supercomputing | 2014年 / 68卷
关键词
Hardware; Power management; Power budget; DVFS ; Energy efficiency; Power estimation;
D O I
暂无
中图分类号
学科分类号
摘要
Current microprocessors face constant thermal and power-related problems during their everyday use, usually solved by applying a power budget to the processor/core. Dynamic voltage and frequency scaling (DVFS) has been an effective technique that allowed microprocessors to match a predefined power budget. However, the continuous increase of leakage power due to technology scaling along with low resolution of DVFS makes it less attractive as a technique to match a predefined power budget as technology goes to deep-submicron. In this paper, we propose the use of microarchitectural techniques to accurately match a power constraint while maximizing the energy-efficiency of the processor. We will predict the processor power dissipation at cycle level (power token throttling) or at a basic block level (basic block level mechanism), using the dissipated power translated into tokens to select between different power-saving microarchitectural techniques. We also introduce a two-level approach in which DVFS acts as a coarse-grain technique to lower the average power dissipation towards the power budget, while microarchitectural techniques focus on removing the numerous power spikes. Experimental results show that the use of power-saving microarchitectural techniques in conjunction with DVFS is up to six times more precise, in terms of total energy consumed over the power budget, than only using DVFS to match a predefined power budget.
引用
收藏
页码:414 / 442
页数:28
相关论文
共 50 条
  • [1] Managing power constraints in a single-core scenario through power tokens
    Cebrian, Juan M.
    Sanchez, Daniel
    Aragon, Juan L.
    Kaxiras, Stefanos
    JOURNAL OF SUPERCOMPUTING, 2014, 68 (01): : 414 - 442
  • [2] Usability of Armoured Single-core Low Voltage Power Cables
    Pipa, Marek
    Kment, Attila
    Lelak, Jaroslav
    Janicek, Frantisek
    PROCEEDINGS OF THE 8TH INTERNATIONAL SCIENTIFIC SYMPOSIUM ON ELECTRICAL POWER ENGINEERING (ELEKTROENERGETIKA 2015), 2015, : 236 - 239
  • [3] Analysis and optimation for operation of the single-core power cables in parallel
    Fan, You-Bing
    Zhao, Jian-Kang
    Qian, Kang
    Meng, Shao-Xin
    Dou, Fei
    Peng, Chao
    Gaodianya Jishu/High Voltage Engineering, 2010, 36 (10): : 2607 - 2612
  • [4] Calculation of AC Resistance for Stranded Single-Core Power Cable Conductors
    Dai, Dong
    Zhang, Xiaohui
    Wang, Juanjuan
    IEEE TRANSACTIONS ON MAGNETICS, 2014, 50 (11)
  • [5] Study on the ampacity of single-core submarine power cable with return conductor
    Fan Youbing
    Liu Songhua
    Li Te
    Deng Xianbo
    2019 INTERNATIONAL CONFERENCE ON ADVANCED ELECTRONIC MATERIALS, COMPUTERS AND MATERIALS ENGINEERING (AEMCME 2019), 2019, 563
  • [6] Development of optical fibers incorporated single-core submarine power cable
    Ogata, Sciichi
    Fujii, Koichiro
    Nishino, Isao
    Hata, Ryosuke
    Yoshikawa, Noriyaso
    Hirose, Masayuki
    Koga, Hisao
    Tanaka, Shigero
    Osaka, Keiji
    Sumitomo Electric Technical Review, 1994, (37):
  • [7] Hot spot temperature inversion for the single-core power cable joint
    Ruan, Jiang-jun
    Liu, Chao
    Huang, Dao-chun
    Zhan, Qing-hua
    Tang, Lie-Zheng
    APPLIED THERMAL ENGINEERING, 2016, 104 : 146 - 152
  • [8] Influence of semiconducting layers on the attenuation behaviour of single-core power cables
    Steinbrich, K
    IEE PROCEEDINGS-GENERATION TRANSMISSION AND DISTRIBUTION, 2005, 152 (02) : 271 - 276
  • [9] Assessment of Usability of Armoured Single-Core Low Voltage Power Cables
    Pipa, Marek
    Kment, Attila
    Lelak, Jaroslav
    Janicek, Frantisek
    PROCEEDINGS OF THE 2015 16TH INTERNATIONAL SCIENTIFIC CONFERENCE ON ELECTRIC POWER ENGINEERING (EPE), 2015, : 402 - 405
  • [10] Power Lines Made of Many Parallel Single-Core Cables: A Case Study
    Freschi, Fabio
    Tartaglia, Michele
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2013, 49 (04) : 1744 - 1750