Compact circuits for combined AES encryption/decryption

被引:0
|
作者
Subhadeep Banik
Andrey Bogdanov
Francesco Regazzoni
机构
[1] LASEC,
[2] École Polytechnique Fédérale de Lausanne,undefined
[3] DTU Compute,undefined
[4] Technical University of Denmark,undefined
[5] ALARI,undefined
[6] University of Lugano,undefined
来源
Journal of Cryptographic Engineering | 2019年 / 9卷
关键词
AES 128; Combined encryption/decryption; Lightweight; Cryptography; Serialized implementation;
D O I
暂无
中图分类号
学科分类号
摘要
The implementation of the AES encryption core by Moradi et al. at Eurocrypt 2011 is one of the smallest in terms of gate area. The circuit takes around 2400 gates and operates on an 8-bit datapath. However, this is an encryption-only core and unable to cater to block cipher modes like CBC and ELmD that require access to both the AES encryption and decryption modules. In this paper, we look to investigate whether the basic circuit of Moradi et al. can be tweaked to provide dual functionality of encryption and decryption (ENC/DEC) while keeping the hardware overhead as low as possible. We report two constructions of the AES circuit. The first is an 8-bit serialized implementation that provides the functionality of both encryption and decryption and occupies around 2605 GE with a latency of 226 cycles. This is a substantial improvement over the next smallest AES ENC/DEC circuit (Grain of Sand) by Feldhofer et al. which takes around 3400 gates but has a latency of over 1000 cycles for both the encryption and decryption cycles. In the second part, we optimize the above architecture to provide the dual encryption/decryption functionality in only 2227 GE and latency of 246/326 cycles for the encryption and decryption operations, respectively. We take advantage of clock gating techniques to achieve Shiftrow and Inverse Shiftrow operations in 3 cycles instead of 1. This helps us replace many of the scan flip-flops in the design with ordinary flip-flops. Furthermore, we take advantage of the fact that the Inverse Mixcolumn matrix in AES is the cube of the Forward Mixcolumn matrix. Thus by executing the Forward Mixcolumn operation three times over the state, one can achieve the functionality of Inverse Mixcolumn. This saves some more gate area as one is no longer required to have a combined implementation of the Forward and Inverse Mixcolumn circuit.
引用
收藏
页码:69 / 83
页数:14
相关论文
共 50 条
  • [41] A Parallel Algorithm for determining the inverse of a matrix for use in blockcipher encryption/decryption
    Charlie Obimbo
    Behzad Salami
    The Journal of Supercomputing, 2007, 39 : 113 - 130
  • [42] Implementation of El-Gamal algorithm for speech signals encryption and decryption
    Imran, Omar A.
    Yousif, Sura F.
    Hameed, Isam Salah
    Abed, Wisam Najm Al-Din
    Hammid, Ali Thaeer
    INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND DATA SCIENCE, 2020, 167 : 1028 - 1037
  • [43] Encryption and Decryption Using RSA Algorithm and Moore-Penrose Inverse
    Gogoi, Sarbani
    Paul, Somnath
    PROCEEDINGS OF INTERNATIONAL CONFERENCE ON NETWORK SECURITY AND BLOCKCHAIN TECHNOLOGY, ICNSBT 2024, 2025, 1158 : 25 - 33
  • [44] Aes-lbbb: Aes mode for lightweight and bbb-secure authenticated encryption
    Naito Y.
    Sasaki Y.
    Sugawara T.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2021, 2021 (03): : 298 - 333
  • [45] Implementation of Efficient Mix Column Transformation for AES encryption
    Priya, S. Sridevi Sathya
    Junias, M.
    Jenifer, Sarah S.
    Lavanya, A.
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 95 - 100
  • [46] A Comparison of the 3DES and AES Encryption Standards
    Aleisa, Noura
    INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2015, 9 (07): : 241 - 246
  • [47] Attribute-Based Encryption for Circuits
    Gorbunov, Sergey
    Vaikuntanathan, Vinod
    Wee, Hoeteck
    JOURNAL OF THE ACM, 2015, 62 (06)
  • [48] Color image encryption and decryption using Hill Cipher associated with Arnold transform
    Ranjan, Rakesh
    Sharma, R. K.
    Hanmandlu, M.
    APPLICATIONS AND APPLIED MATHEMATICS-AN INTERNATIONAL JOURNAL, 2016, 11 (01): : 45 - 60
  • [49] Quantized Distributed Economic Dispatch for Microgrids: Paillier Encryption-Decryption Scheme
    Chen, Wei
    Wang, Zidong
    Ge, Quanbo
    Dong, Hongli
    Liu, Guo-Ping
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2024, 20 (04) : 6935 - 6945
  • [50] A Fuzzy Hypergraph-Based Framework for Secure Encryption and Decryption of Sensitive Messages
    Meenakshi, Annamalai
    Mythreyi, Obel
    Mrsic, Leo
    Kalampakas, Antonios
    Samanta, Sovan
    MATHEMATICS, 2025, 13 (07)