Phase Detectors/Phase Frequency Detectors for High Performance PLLs

被引:0
作者
Hiroyasu Yoshizawa
Kenji Taniguchi
Kenichi Nakashi
机构
[1] Kyushu University,Department of Electronics, Graduate School of Information Science and Electrical Engineering
[2] Kurume Institute of Technology,Department of Electronics and Information Engineering
[3] Kyushu University,Department of Electrical and Electronic Systems Engineering, Graduate School of Information Science and Electrical Engineering
来源
Analog Integrated Circuits and Signal Processing | 2002年 / 30卷
关键词
PLL; PD; PFD; dynamic CMOS logic; feedforward reset; delay cell with VCO replica;
D O I
暂无
中图分类号
学科分类号
摘要
Phase Frequency Detectors (PFDs) for use in clock distribution PLLs and Phase Detectors (PDs) for clock recovery PLLs that we have proposed recently to achieve high performance are reviewed and discussed. For the PFD, operating speed limitation and phase detecting characteristics are improved with two kinds of approaches, i.e., gate/logic design and configuration design. For the PD, a simple compensation technique to prevent the deterioration of the phase detecting characteristics by D-F/F and a new PD with delay cell of VCO replica are proposed to reduce the jitter caused by PD. By SPICE simulations and experiments, it is confirmed that the maximum operating speed of PFD is improved to more than twice of conventional one and the jitter caused by PD is reduced to a minimum level.
引用
收藏
页码:217 / 226
页数:9
相关论文
共 50 条
[31]   A high-speed fast-acquisition CMOS phase/frequency detector for MB-OFDM VWB [J].
Chen, Roger Yubtzuan ;
Chen, Wen-Yan .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2007, 53 (01) :23-26
[32]   Straightforward high-order design of frequency-adaptive advanced phase-locked loop with improved dynamic performance [J].
Lei, Jiaxing ;
Yang, ZhiChao ;
Feng, Shuang ;
Zhao, Jianfeng ;
Chen, Wu ;
Gao, Bingtuan .
ELECTRIC POWER SYSTEMS RESEARCH, 2023, 217
[33]   Design of Novel Testable and Diagnosable Phase-Frequency Detector [J].
Gholami, Mohammad ;
Baleghi, Yasser ;
Ardeshir, Gholamreza .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (04) :999-1018
[34]   A Novel LO Phase-Shifting System Based on Digital Bang-Bang PLLs With Background Phase-Offset Correction for Integrated Phased Arrays [J].
Tesolin, Francesco ;
Dartizio, Simone M. ;
Buccoleri, Francesco ;
Santiccioli, Alessio ;
Bertulessi, Luca ;
Samori, Carlo ;
Lacaita, Andrea L. ;
Levantino, Salvatore .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (09) :2466-2477
[35]   Design of Novel Testable and Diagnosable Phase-Frequency Detector [J].
Mohammad Gholami ;
Yasser Baleghi ;
Gholamreza Ardeshir .
Circuits, Systems, and Signal Processing, 2014, 33 :999-1018
[36]   A novel method for, high-performance phase-locked loop [J].
Woo, YS ;
Jang, YM ;
Sung, MY .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (01) :53-63
[37]   Configuring the Phase Accumulator for Frequency Synthesization [J].
Indhumathi, Govindaswamy ;
Seshasayanan, R. .
PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
[38]   Comparative study of single-phase PLLs based on PI controller design and a nonlinear fuzzy synchronism algorithm [J].
Brasil, T. A. ;
Watanabe, E. ;
Aredes, M. .
IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, :1318-1324
[39]   Design And Implementation of Low Power Phase Frequency Detector For Phase Lock Loop [J].
Thakore, Kruti P. ;
Shah, Kehul ;
Devashrey, N. M. .
PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, :644-647
[40]   Enhanced Digital Synthesized Phase Locked Loop with High Frequency Compensation and Clock Generation [J].
Priyanka, E. B. ;
Thangavel, S. ;
Pratheep, V. G. .
SENSING AND IMAGING, 2020, 21 (01)