Phase Detectors/Phase Frequency Detectors for High Performance PLLs

被引:0
作者
Hiroyasu Yoshizawa
Kenji Taniguchi
Kenichi Nakashi
机构
[1] Kyushu University,Department of Electronics, Graduate School of Information Science and Electrical Engineering
[2] Kurume Institute of Technology,Department of Electronics and Information Engineering
[3] Kyushu University,Department of Electrical and Electronic Systems Engineering, Graduate School of Information Science and Electrical Engineering
来源
Analog Integrated Circuits and Signal Processing | 2002年 / 30卷
关键词
PLL; PD; PFD; dynamic CMOS logic; feedforward reset; delay cell with VCO replica;
D O I
暂无
中图分类号
学科分类号
摘要
Phase Frequency Detectors (PFDs) for use in clock distribution PLLs and Phase Detectors (PDs) for clock recovery PLLs that we have proposed recently to achieve high performance are reviewed and discussed. For the PFD, operating speed limitation and phase detecting characteristics are improved with two kinds of approaches, i.e., gate/logic design and configuration design. For the PD, a simple compensation technique to prevent the deterioration of the phase detecting characteristics by D-F/F and a new PD with delay cell of VCO replica are proposed to reduce the jitter caused by PD. By SPICE simulations and experiments, it is confirmed that the maximum operating speed of PFD is improved to more than twice of conventional one and the jitter caused by PD is reduced to a minimum level.
引用
收藏
页码:217 / 226
页数:9
相关论文
共 50 条
  • [21] Comparative study of single-phase PLLs and fuzzy based synchronism algorithm
    Brasil, T. A.
    Caicedo, J.
    Aredes, M.
    2014 IEEE 23RD INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2014, : 431 - 436
  • [22] Phase Noise Issues With FPGA-Embedded DLLs and PLLs in HEP Applications
    Aloisio, A.
    Giordano, R.
    Izzo, V.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2011, 58 (04) : 1664 - 1671
  • [23] Optimization of Performance Parameters of Phase Frequency Detector Using Taguchi DoE and Pareto ANOVA Techniques
    Sharma, Jyoti
    Sharma, Gaurav Kumar
    Varma, Tarun
    Boolchandani, Dharmendar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (09)
  • [24] A Fast Frequency Acquisition Phase-Locked Loop Using Phase Compensation Techniques
    Chiu, Feng-Lin
    Tu, Steve Hung-Lung
    2013 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2013,
  • [25] A Nonlinear Phase Frequency Detector for Fast-Lock Phase-Locked Loops
    Lan, Jinbao
    Lai, Fengchang
    Gao, Zhiqiang
    Ma, Hua
    Zhang, Jianwei
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1117 - +
  • [26] A Low Power 0.18-μm CMOS Phase Frequency Detector for High Speed PLL
    Minhad, K. N.
    Reaz, M. B. I.
    Jalil, J.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2014, 20 (09) : 29 - 34
  • [27] Performance Evaluation of Type-3 PLLs Under Wide Variation in Input Voltage and Frequency
    Aravind, C. K.
    Rani, B. Indu
    Manickam, Chakkarapani
    Guerrero, Josep M.
    Ganesan, Saravana Ilango
    Nagamani, Chilakapati
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2017, 5 (03) : 971 - 981
  • [28] A delta-sigma frequency synthesizer with enhanced phase noise performance
    Bourdi, T
    Borjak, A
    Kale, I
    IMTC 2002: PROCEEDINGS OF THE 19TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1 & 2, 2002, : 247 - 251
  • [29] Designing of Phase and Frequency Detector for Low Jitter and High Speed Applications
    Prasad, D. SivaSankar
    Gopal, M.
    Raman, Ashish
    Sarin, R. K.
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [30] Frequency locked phase estimation
    Krieger, A. W.
    Salmon, J. C.
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 566 - 570