Analog and Mixed-Signal Extensions to VHDL

被引:0
|
作者
Alain Vachoux
机构
[1] Swiss Federal Institute of Technology of Lausanne,Integrated Systems Center, Dept. of Electrical Engineering
来源
Analog Integrated Circuits and Signal Processing | 1998年 / 16卷
关键词
hardware description language; VHDL; mixed-signal;
D O I
暂无
中图分类号
学科分类号
摘要
Hardware description languages (HDL) such as VHDL are today an essential technology to support most of the steps of digital hardware design, such as simulation, synthesis, testing, and formal proof. As the IEEE 1076 standard, VHDL is committed to evolve through five years re-standardization cycles whose objective is to make the necessary language changes or extensions in response to feedbacks from users and from tool suppliers. Requirements to support analog and mixed-signal systems have been issued during the initial phases of the second VHDL re-standardization cycle. Due to the complexity of the topic, a separate IEEE working group, referenced as 1076.1, was formally formed in 1993 with the charter to provide a language proposal based on VHDL 1076 that includes these new requirements. The language design phase is now complete and a solid language architecture is defined. A formal IEEE balloting process to approve the proposal as the new IEEE Standard 1076.1 has started in August 1997 and will be completed before the end of the year. This paper presents an overview of the 1076.1 language proposal that enhances VHDL to handle systems that exhibit continuous behavior over time and over amplitude. The way it is designed, VHDL 1076.1 will support the description and the simulation of both non-conservative and conservative continuous and mixed discrete/continuous systems.
引用
收藏
页码:185 / 200
页数:15
相关论文
共 50 条
  • [31] Design of a CORDIC processor for mixed-signal A/D conversion
    Yeary, MB
    Fink, RJ
    Sundaresan, H
    Guidry, DW
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2002, 51 (04) : 804 - 809
  • [32] Mixed-signal adaptive primary side power control
    Turcan, Gheorghe
    Braic, Nicolae Adrian
    Neag, Marius
    Topa, Marina
    2021 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2021, : 133 - 136
  • [33] Substrate noise coupling: a pain for mixed-signal systems
    Wambacq, P
    Van der Plas, G
    Donnay, S
    Badaroglu, M
    Soens, C
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 1 - 14
  • [34] Low Power Mixed-Signal Binarized CNN Processor
    Chan, Chi Hong
    Lei, Yuan
    Luo, Peng
    Lin, Sheng
    Huo, Xiao
    Li, Yiu Kei
    Ieong, Mei Kei
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [35] Subthreshold performance of dual-material gate CMOS devices and circuits for ultralow power analog/mixed-signal applications
    Chakraborty, Saurav
    Mallik, Abhijit
    Sarkar, Chandan Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (03) : 827 - 832
  • [36] CMOS mixed-signal spiking neural network circuit using a time-domain digital-to-analog converter
    Uenohara, Seiji
    Aihara, Kazuyuki
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [37] An object oriented model for synthesis and mapping of mixed-signal systems
    Kanakis, I
    Waldschmidt, K
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, 2000, : 215 - 220
  • [38] A compensability RF CMOS mixed-signal interface for implantable system
    Hongge Li
    Analog Integrated Circuits and Signal Processing, 2009, 61 : 301 - 307
  • [39] Integration and electrical isolation in CMOS mixed-signal wireless chips
    Frye, RC
    PROCEEDINGS OF THE IEEE, 2001, 89 (04) : 444 - 455
  • [40] PySyn: A Rapid Synthesis for Mixed-Signal Machine Learning Classification
    Kenarangi, Farid
    Partin-Vaisband, Inna
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 712 - 717