System-level Pareto frontiers for on-chip thermoelectric coolers

被引:0
|
作者
Sevket U. Yuruker
Michael C. Fish
Zhi Yang
Nicholas Baldasaro
Philip Barletta
Avram Barcohen
Bao Yang
机构
[1] University of Maryland,Department of Mechanical Engineering
[2] Research Triangle Institute,undefined
[3] Micross Components,undefined
来源
Frontiers in Energy | 2018年 / 12卷
关键词
thermoelectric cooling; thermal management; optimization; high flux electronics;
D O I
暂无
中图分类号
学科分类号
摘要
The continuous rise in heat dissipation of integrated circuits necessitates advanced thermal solutions to ensure system reliability and efficiency. Thermoelectric coolers are among the most promising techniques for dealing with localized on-chip hot spots. This study focuses on establishing a holistic optimization methodology for such thermoelectric coolers, in which a thermoelectric element’s thickness and the electrical current are optimized to minimize source temperature with respect to ambient, when the thermal and electrical parasitic effects are considered. It is found that when element thickness and electrical current are optimized for a given system architecture, a “heat flux vs. temperature difference” Pareto frontier curve is obtained, indicating that there is an optimum thickness and a corresponding optimum current that maximize the achievable temperature reduction while removing a particular heat flux. This methodology also provides the possible system level ΔT’s that can be achieved for a range of heat fluxes, defining the upper limits of thermoelectric cooling for that architecture. In this study, use was made of an extensive analytical model, which was verified using commercially available finite element analysis software. Through the optimization process, 3 pairs of master curves were generated, which were then used to compose the Pareto frontier for any given system architecture. Finally, a case study was performed to provide an in-depth demonstration of the optimization procedure for an example application.
引用
收藏
页码:109 / 120
页数:11
相关论文
共 50 条
  • [41] Performance of cryogenic microbolometers and calorimeters with on-chip coolers
    Anghel, DV
    Luukanen, A
    Pekola, JP
    APPLIED PHYSICS LETTERS, 2001, 78 (04) : 556 - 558
  • [42] Failure of on-chip power-fall ESD clamp circuits during system-level ESD test
    Yen, Cheng-Cheng
    Ker, Ming-Dou
    2007 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 45TH ANNUAL, 2007, : 598 - +
  • [43] On-Chip Thermal Profiling to Detect Malicious Activity: System-Level Concepts and Design of Key Building Blocks
    Yan, Mengting
    Wei, Haoran
    Onabajo, Marvin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (03) : 530 - 543
  • [44] A System-Level Approach to Thermoelectric Material Property Optimization
    D.T. Crane
    A. Lorimer
    C. Hannemann
    J. Reifenberg
    L. Miller
    M. Scullin
    Journal of Electronic Materials, 2015, 44 : 2113 - 2117
  • [45] A System-Level Approach to Thermoelectric Material Property Optimization
    Crane, D. T.
    Lorimer, A.
    Hannemann, C.
    Reifenberg, J.
    Miller, L.
    Scullin, M.
    JOURNAL OF ELECTRONIC MATERIALS, 2015, 44 (06) : 2113 - 2117
  • [46] System-level simulation environment for system-on-chip design
    Darmstadt Univ of Technology, Darmstadt, Germany
    Proc Annu IEEE Int ASIC Conf Exhib, (58-62):
  • [47] A system-level multiprocessor system-on-chip modeling framework
    Virk, K
    Madsen, J
    2004 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2004, : 81 - 84
  • [48] A system-level simulation environment for system-on-chip design
    Schneider, T
    Mades, J
    Windisch, A
    Glesner, M
    Monjau, D
    Ecker, W
    13TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2000, : 58 - 62
  • [49] Design and integration: Chip- and system-level challenges
    Bose, P
    IEEE MICRO, 2003, 23 (03) : 5 - 5
  • [50] Custom Test Chip for System-level ESD Investigations
    Thomson, Nicholas
    Xiu, Yang
    Mertens, Robert
    Keel, Min-Sun
    Rosenbaum, Elyse
    2014 36TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2014,