System-level Pareto frontiers for on-chip thermoelectric coolers

被引:0
|
作者
Sevket U. Yuruker
Michael C. Fish
Zhi Yang
Nicholas Baldasaro
Philip Barletta
Avram Barcohen
Bao Yang
机构
[1] University of Maryland,Department of Mechanical Engineering
[2] Research Triangle Institute,undefined
[3] Micross Components,undefined
来源
Frontiers in Energy | 2018年 / 12卷
关键词
thermoelectric cooling; thermal management; optimization; high flux electronics;
D O I
暂无
中图分类号
学科分类号
摘要
The continuous rise in heat dissipation of integrated circuits necessitates advanced thermal solutions to ensure system reliability and efficiency. Thermoelectric coolers are among the most promising techniques for dealing with localized on-chip hot spots. This study focuses on establishing a holistic optimization methodology for such thermoelectric coolers, in which a thermoelectric element’s thickness and the electrical current are optimized to minimize source temperature with respect to ambient, when the thermal and electrical parasitic effects are considered. It is found that when element thickness and electrical current are optimized for a given system architecture, a “heat flux vs. temperature difference” Pareto frontier curve is obtained, indicating that there is an optimum thickness and a corresponding optimum current that maximize the achievable temperature reduction while removing a particular heat flux. This methodology also provides the possible system level ΔT’s that can be achieved for a range of heat fluxes, defining the upper limits of thermoelectric cooling for that architecture. In this study, use was made of an extensive analytical model, which was verified using commercially available finite element analysis software. Through the optimization process, 3 pairs of master curves were generated, which were then used to compose the Pareto frontier for any given system architecture. Finally, a case study was performed to provide an in-depth demonstration of the optimization procedure for an example application.
引用
收藏
页码:109 / 120
页数:11
相关论文
共 50 条
  • [21] Measurement and Simulation of On-Chip Supply Noise Induced by System-Level ESD
    Xiu, Yang
    Thomson, Nicholas
    Rosenbaum, Elyse
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2019, 19 (01) : 211 - 220
  • [22] System-level exploration for Pareto-optimal configurations in parameterized systems-on-a-chip
    Givargis, T
    Vahid, F
    Henkel, J
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 25 - 30
  • [23] Incorporating PVT variations in system-level power exploration of on-chip communication architectures
    Pasricha, Sudeep
    Park, Young-Hwan
    Kurdahi, Fadi J.
    Dutt, Nikil
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 363 - 370
  • [24] Mini-Contact Enhanced Thermoelectric Coolers for On-Chip Hot Spot Cooling
    Wang, Peng
    Yang, Bao
    Bar-Cohen, Avram
    HEAT TRANSFER ENGINEERING, 2009, 30 (09) : 736 - 743
  • [25] On-chip transient detection circuit for system-level ESD protection in CMOS ICs
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    Shih, Pi-Chia
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 361 - 364
  • [26] A Behavior Model of an On-Chip High Voltage Generator for Fast, System-Level Simulation
    Tanzawa, Toru
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (12) : 2351 - 2355
  • [27] A System-level Transprecision FPGA Accelerator for BLSTM Using On-chip Memory Reshaping
    Diamantopoulos, Dionysios
    Hagleitner, Christoph
    2018 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT 2018), 2018, : 341 - 344
  • [28] Bright 3D Display, Native and Integrated On-Chip or System-Level
    Ellwood, Sutherland C., Jr.
    THREE-DIMENSIONAL IMAGING, VISUALIZATION, AND DISPLAY 2011, 2011, 8043
  • [29] System-level exploration for Pareto-optimal configurations in parameterized system-on-a-chip (December 2002)
    Givargis, T
    Vahid, F
    Henkel, J
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 416 - 422
  • [30] System-level PVT Variation-Aware Power Exploration of On-Chip Communication Architectures
    Pasricha, Sudeep
    Park, Young-Hwan
    Dutt, Nikil
    Kurdahi, Fadi J.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (02)