Genetic algorithm for test pattern generator designAutomatic evolution of circuits

被引:0
|
作者
Tomasz Garbolino
Gregor Papa
机构
[1] Silesian University of Technology,Institute of Electronics
[2] Jožef Stefan Institute,Computer Systems Department
来源
Applied Intelligence | 2010年 / 32卷
关键词
Optimization; Genetic algorithm; Design; Test pattern generator;
D O I
暂无
中图分类号
学科分类号
摘要
The paper describes an approach for the generation of a deterministic test pattern generator logic, which is composed of D-type and T-type flip-flops. This approach employs a genetic algorithm that searches for an acceptable practical solution in a large space of possible implementations. In contrast to conventional approaches the proposed one reduces the gate count of a built-in self-test structure by concurrent optimization of multiple parameters that influence the final solution. The optimization includes the search for: the optimal combination of register cells type; the presence of inverters at inputs and outputs; the test patterns order in the generated test sequence; and the bit order of test patterns. Results of benchmark experiments and comparison with similar studies demonstrate the efficiency of the proposed evolutionary approach.
引用
收藏
页码:193 / 204
页数:11
相关论文
共 50 条
  • [1] Genetic algorithm for test pattern generator design
    Garbolino, Tomasz
    Papa, Gregor
    APPLIED INTELLIGENCE, 2010, 32 (02) : 193 - 204
  • [2] Test pattern generator design optimization based on genetic algorithm
    Garbolino, Tomasz
    Papa, Gregor
    NEW FRONTIERS IN APPLIED ARTIFICIAL INTELLIGENCE, 2008, 5027 : 580 - +
  • [3] Deterministic test pattern generator design with genetic algorithm approach
    Papa, Gregor
    Garbolino, Tomasz
    Novak, Franc
    Hlawiczka, Andrzej
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2007, 58 (03): : 121 - 127
  • [4] Test pattern generator for hybrid testing of combinational circuits
    De Caro, D
    Mazzocca, N
    Napoli, E
    Saggese, GP
    Strollo, AGM
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 745 - 748
  • [5] GATTO: A genetic algorithm for automatic test pattern generation for large synchronous sequential circuits
    Corno, F
    Prinetto, P
    Rebaudengo, M
    Reorda, MS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (08) : 991 - 1000
  • [6] A single input change test pattern generator for sequential circuits
    Liang, Feng
    Lei, ShaoChong
    Shao, ZhiBiao
    IEICE TRANSACTIONS ON ELECTRONICS, 2008, E91C (08) : 1365 - 1370
  • [7] Genetic algorithm based test data generator
    Hermadi, I
    Ahmed, MA
    CEC: 2003 CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-4, PROCEEDINGS, 2003, : 85 - 91
  • [8] A novel automatic test pattern generator for asynchronous sequential digital circuits
    Dobai, Roland
    Gramatova, Elena
    MICROELECTRONICS JOURNAL, 2011, 42 (03) : 501 - 508
  • [9] A fault simulation based test pattern generator for synchronous sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 260 - 267
  • [10] Genetic Algorithm Based Test Pattern Generation for Multiple Stuck-at Faults and Test Power Reduction in VLSI Circuits
    Anita, J. P.
    Vanathi, P. T.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,