TSPC-HNTL: True Single Phase Clock technique for High speed, Noise Tolerance, and Low power

被引:0
作者
Preeti Verma
Ajay K. Sharma
Vinay S. Pandey
Arti Noor
机构
[1] National Institute of Technology Delhi,Department of Electronics & Communication Engineering
[2] National Institute of Technology Delhi,Department of Computer Science and Engineering
[3] National Institute of Technology Delhi,Department of Applied Sciences
[4] School of Electronics,undefined
[5] Centre for Development of Advanced Computing,undefined
来源
Analog Integrated Circuits and Signal Processing | 2022年 / 112卷
关键词
Leakage; Dynamic CMOS; Noise; Delay; Body biasing; Diode-connected transistor; TSPC; Stacking;
D O I
暂无
中图分类号
学科分类号
摘要
Stupendous and inevitable applications of dynamic CMOS circuits add thrust to its optimization to high-end performance. Dynamic logic circuits are very efficient in terms of speed, but these circuits suffer from high power consumption and noise. A high-speed circuit with low power consumption and high robustness is required with recent advancements. It has become necessary to find a circuit design technique that can utilize the features of dynamic logic and provide ways to overcome its drawbacks. The proposed technique is named TSPC-HNTL (True Single Phase Clock technique for High speed, Noise Tolerance, and Low Power). In this approach, the threshold voltage of specifically selected two transistors in the pull-down network is regulated meticulously through the proposed threshold voltage tuning circuit. The bias tuner circuit provides forward body biasing during the active mode of operation to achieve high-speed operation and reverse body biasing during the standby mode of operation to achieve low power consumption and noise. Further, a transistor is placed in a pull-up network to provide a stacking effect. This stacking transistor is connected with a gate tied to the drain terminal. The proposed design technique is thoroughly studied and analyzed for all performance parameters such as power delay product, leakage power consumption, process corner analysis, unity noise gain, ground/supply bounce noise, sizing, etc. An appreciable reduction in power delay product is achieved with the proposed design technique. The proposed design is also having higher unity noise gain and reduced voltage bouncing noise as compared to other design techniques. It is found to be robust with temperature, voltage, sizing, and process corner variations. It is found that the proposed TSPC-HNTL dynamic circuit design technique is a better performer in-class for every parameter of performance evaluation.
引用
收藏
页码:333 / 345
页数:12
相关论文
共 52 条
[11]  
Singh N(2007)A noise-tolerant technique for submicron dynamic digital circuits Revista Mexicana de fascia 2 537-548
[12]  
Ji-ren Y(2008)High-performance noise-tolerant circuit techniques for CMOS dynamic logic IET Circuits, Devices & Systems 50 1054-1056
[13]  
Karlsson I(2015)Noise-tolerant dynamic CMOS circuits design by using true single-phase clock latching technique International Journal of Circuit Theory and Applications 53 302-304
[14]  
Svenson C(2014)Small-swing domino logic based on twist-connected transistors Electronics letters 8 10-13
[15]  
Dobberpuhl DW(2017)Low power-delay-product dynamic CMOS circuit design techniques Electronics letters 31 707-713
[16]  
Witek RT(2016)TSPC logic-A circuit for all seasons Magazine E-86B 2922-2930
[17]  
Allmon R(1999)Power dissipation analysis and optimization for deep submicron CMOS digital circuits IEEE Journal of Solid-State Circuits 4 213-222
[18]  
Anglin R(2003)Secure wireless network with movable base stations IEICE Transaction on Communications undefined undefined-undefined
[19]  
Bertucci D(2008)An adaptive body-bias generator for low voltage CMOS VLSI circuits International Journal of Distributed Sensor Networks undefined undefined-undefined
[20]  
Britton S(undefined)undefined undefined undefined undefined-undefined