共 52 条
[11]
Singh N(2007)A noise-tolerant technique for submicron dynamic digital circuits Revista Mexicana de fascia 2 537-548
[12]
Ji-ren Y(2008)High-performance noise-tolerant circuit techniques for CMOS dynamic logic IET Circuits, Devices & Systems 50 1054-1056
[13]
Karlsson I(2015)Noise-tolerant dynamic CMOS circuits design by using true single-phase clock latching technique International Journal of Circuit Theory and Applications 53 302-304
[14]
Svenson C(2014)Small-swing domino logic based on twist-connected transistors Electronics letters 8 10-13
[15]
Dobberpuhl DW(2017)Low power-delay-product dynamic CMOS circuit design techniques Electronics letters 31 707-713
[16]
Witek RT(2016)TSPC logic-A circuit for all seasons Magazine E-86B 2922-2930
[17]
Allmon R(1999)Power dissipation analysis and optimization for deep submicron CMOS digital circuits IEEE Journal of Solid-State Circuits 4 213-222
[18]
Anglin R(2003)Secure wireless network with movable base stations IEICE Transaction on Communications undefined undefined-undefined
[19]
Bertucci D(2008)An adaptive body-bias generator for low voltage CMOS VLSI circuits International Journal of Distributed Sensor Networks undefined undefined-undefined
[20]
Britton S(undefined)undefined undefined undefined undefined-undefined

