Leakage Current Reduction Techniques for 7T SRAM Cell in 45 nm Technology

被引:0
作者
Shyam Akashe
Sanjay Sharma
机构
[1] Thapar University,Department of Electronics & Communication Engineering
来源
Wireless Personal Communications | 2013年 / 71卷
关键词
CMOS; Gate leakage current; Sub threshold current; Voltage level switch; SRAM; Stand-by power;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper the impact of gate leakage on 7T static random access memory (SRAM) is described and three techniques for reducing gate leakage currents and sub threshold leakage currents are examined. In first technique, the supply voltage is decreased. In the second techniques the voltage of the ground node is increased. While in third technique the effective voltage across SRAM cell Vd = 0.348V and Vs = 0.234V are observed. In all the techniques the effective voltage across SRAM cell is decreased in stand-by mode using a dynamic self controllable voltage level (SVL) switch. Simulation results based on cadence tool for 45 nm technology show that the techniques in which supply voltage level is reduced is more efficient in reducing gate leakage than the one in which ground node voltage is increased. Result obtained show that 437 FA reductions in the leakage currents of 7T SRAM can be achieved.
引用
收藏
页码:123 / 136
页数:13
相关论文
共 50 条
[21]   A Highly Stable and Robust 7T SRAM Cell using Memristor [J].
Panguluru, Sahan ;
Pandey, Jai Gopal .
2020 24TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2020,
[22]   Analysis of Static Noise Margin in 6T Sram Cell At 45 And 32 NM Technology [J].
Upadhyay, Garima ;
Rajput, Amit Singh ;
Saxena, Nikhil .
JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3) :249-257
[23]   A Comparative Analysis of 6T, 7T, 8T and 9T SRAM Cells in 90nm Technology [J].
Premalatha, C. ;
Sarika, K. ;
Kannan, P. Mahesh .
2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
[24]   Design and analysis of INDEP FinFET SRAM cell at 7-nm technology [J].
Mushtaq, Umayia ;
Sharma, Vijay Kumar .
INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2020, 33 (05)
[25]   Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques [J].
K. Sarath Chandra ;
Kakarla Hari Kishore .
Wireless Personal Communications, 2023, 131 :1167-1188
[26]   Design and Analysis of Low Power FinFET SRAM with Leakage Current Reduction Techniques [J].
Chandra, K. Sarath ;
Kishore, Kakarla Hari .
WIRELESS PERSONAL COMMUNICATIONS, 2023, 131 (02) :1167-1188
[27]   Design Trade-Offs for Nanoscale Process and Material Parameters on 7T SRAM Cell [J].
Akashe, Shyam ;
Sharma, Sanjay .
JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (05) :1244-1247
[28]   Highly Stable Subthreshold Single-Ended 7T SRAM Cell [J].
Anand, Nitin ;
Roy, Chandaramauleshwar ;
Islam, Aminul .
PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
[29]   A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology [J].
Abbasian, Erfan ;
Birla, Shilpi ;
Gholipour, Morteza .
SILICON, 2022, 14 (12) :6909-6920
[30]   A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology [J].
Erfan Abbasian ;
Shilpi Birla ;
Morteza Gholipour .
Silicon, 2022, 14 :6909-6920