Low-Power Multiplier Design Using a Bypassing Technique

被引:0
|
作者
Chua-Chin Wang
Gang-Neng Sung
机构
[1] National Sun Yat-Sen University,Department of Electrical Engineering
来源
Journal of Signal Processing Systems | 2009年 / 57卷
关键词
Low power multiplier; Bypassing; Partial product; Timing control;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a low power digital multiplier design by taking advantage of a 2-dimensional bypassing method. The proposed bypassing cells constituting the multiplier skip redundant signal transitions as well as computations when the horizontally partial product or the vertical operand is zero. Hence, it is a 2-dimensional bypassing method. Thorough post-layout simulations of a 8×8 digital multiplier using the proposed 2-dimensional bypassing method show that the power dissipation of the proposed design is reduced by more than 75% compared to prior designs. Physical measurements on silicon reveal that the proposed digital multiplier saves more than 28% even with pads’ power dissipation compared to the prior works.
引用
收藏
页码:331 / 338
页数:7
相关论文
共 50 条
  • [1] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [2] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [3] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [4] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [5] Low-Cost Low-Power Bypassing-Based Multiplier Design
    Yan, Jin-Tai
    Chen, Zhi-Wei
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
  • [6] A Low-power Parallel Multiplier Based on Optimized-Equal-Bypassing-Technique
    Ding, Yanyu
    Wang, Deming
    Hu, Jianguo
    Tan, Hongzhou
    2013 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (ICIST), 2013, : 563 - 566
  • [7] A low-power multiplier with bypassing logic and operand decomposition
    Kuo, Ko-Chi
    Chou, Chi-Wen
    IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
  • [8] Low-power Less-Area Bypassing-Based Multiplier Design
    Sahu, Amit Kumar
    Kumre, Laxmi
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 522 - 526
  • [9] Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing
    Kumar, Pankaj
    Sharma, Rajender Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (02)
  • [10] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871