An optimal design of conservative efficient reversible parity logic circuits using QCA

被引:4
|
作者
Bahar A.N. [1 ]
Ahmad F. [2 ]
Nahid N.M. [1 ]
Kamrul Hassan M. [1 ]
Abdullah-Al-Shafi M. [3 ]
Ahmed K. [1 ]
机构
[1] Department of Information and Communication Technology (ICT), Mawlana Bhashani Science and Technology University (MBSTU), Santosh, Tangail
[2] Department of Electronic Science, Cluster University, S. P College, Srinagar, 190001, Jammu and Kashmir
[3] Institute of Information Technology (IIT), University of Dhaka, Dhaka
关键词
Nano-communication circuit; Parity checker; Parity generator; QCA; QCA Pro;
D O I
10.1007/s41870-018-0226-9
中图分类号
学科分类号
摘要
Quantum-dot Cellular Automata (QCA) is a new nano-innovation in digital systems. It is a possible alternative to ordinary CMOS technology. It offers several advantages in reversible logic such as small size and low power dissipation. Therefore, lots of attentions have been paid to implement different reversible QCA circuits. In this way, an improved model of low power odd-parity-bit, generator and checker have been proposed based on the reversible Feynman gate. The proposed reversible odd-parity-bit, generator and checker can be used to check/detect bit loss of information in telecommunication network systems. The proposed parity generator is 57% faster and occupies 38% lesser area than the previous best design. Furthermore, the proposed Nano-communication system dissipates 65% less energy at 0.5 Ek tunneling energy level. A detailed performance evaluation and power analysis are performed in different aspects to authenticate our proposed bit preservation circuits have superb performance in comparison to previously reported works. The results of the proposed circuits have been verified using QCA Designer and the power calculations have been carried out using QCA Pro tool. © 2018, Bharati Vidyapeeth's Institute of Computer Applications and Management.
引用
收藏
页码:785 / 794
页数:9
相关论文
共 50 条
  • [1] A Novel Area Efficient Parity Generator and Checker Circuits Design Using QCA
    Lakshmi, K. Bhagya
    Tejaswi, S.
    Vamsi, S. Chandra
    Jeevanarani, B.
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT-2020), 2020, : 1108 - 1113
  • [2] Concurrently Testable FPGA Design for Molecular QCA Using Conservative Reversible Logic Gate
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1815 - 1818
  • [3] NEW EFFICIENT DESIGNS OF REVERSIBLE LOGIC GATES AND CIRCUITS IN THE QCA TECHNOLOGY
    Rezaei, Abbas
    ENGINEERING REVIEW, 2019, 39 (01) : 47 - 59
  • [4] Efficient adder circuits based on a conservative reversible logic gate
    Bruce, JW
    Thornton, MA
    Shivakumaraiah, L
    Kokate, PS
    Li, X
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 83 - 88
  • [5] Design of Practical Parity Generator and Parity Checker Circuits in QCA
    Kumar, Dharmendra
    Kumar, Chintoo
    Gautam, Shipra
    Mitra, Debasis
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 28 - 33
  • [6] QUANTUM-DOT CELLULAR AUTOMATA-BASED SUPERIOR DESIGN OF CONSERVATIVE REVERSIBLE PARITY LOGIC CIRCUITS
    Majeed, Ali H.
    JORDANIAN JOURNAL OF COMPUTERS AND INFORMATION TECHNOLOGY, 2021, 7 (01): : 39 - 50
  • [7] Design of conservative, reversible sequential logic for cost efficient emerging nano circuits with enhanced testability
    Misra, Neeraj Kumar
    Wairya, Subodh
    Sen, Bibhash
    AIN SHAMS ENGINEERING JOURNAL, 2018, 9 (04) : 2027 - 2037
  • [8] Design and analysis of area efficient QCA based reversible logic gates
    Singh, Gurmohan
    Sarin, R. K.
    Raj, Balwinder
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 59 - 68
  • [9] Nano Design Of Communication Parts With QCA Using Reversible Logic
    Govindapriya, K.
    Periyasamy, M.
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 819 - 823
  • [10] Performance Estimation of Conventional and Reversible Logic Circuits using QCA Implementation Platform]
    Mahalakshmi, K. S.
    Hajeri, Shiva
    Jayashree, H., V
    Agrawal, Vinod Kumar
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,