Negative Capacitance Ferroelectric FET Based on Short Channel Effect for Low Power Applications

被引:0
作者
S. Kanithan
N. Arun Vignesh
S. Jana
C. Gokul Prasad
E. Konguvel
S. Vimalnath
机构
[1] MVJ College of Engineering,Department of ECE
[2] Gokaraju Rangaraju Institute of Engineering and Technology,Department of ECE
[3] Veltech Rangarajan Dr. Sagunthala R&D Institute of Science and Technology,Department of ECE
[4] SNS College of Engineering,Department of ECE
[5] Vellore Institute of Technology,Department of Embedded Technology, School of Electronics Engineering
[6] Erode Sengunthar Engineering College,Department of ECE
来源
Silicon | 2022年 / 14卷
关键词
Double gate Junction less Transistor; Ferroelectric FET; JLFET; Negative Capacitance; Short Channel Effect;
D O I
暂无
中图分类号
学科分类号
摘要
The electrical properties of ferroelectric (Fe) FETs with Negative Capacitance (NC) have been explored theoretically at temperatures ranging from -280 to +360 degrees Celsius. Temperature influences ferroelectric thin film surface potential amplification with a fixed thickness, according to the findings. As the temperature of the ferroelectric NC effect rises, the device's transfer and output qualities deteriorate. The findings of this work could be used in the future to help improve FeFET design and performance for applications that require low power dissipation. The NC effect in symmetric long channel double-gate Junctionless transistors with two gates is predicted using an analytical model based on the charge principle. We explored the effect of ferroelectric thickness on I-V characteristics to better understand ferroelectric materials. In our model, positive capacitance lowers short channel effects while enhancing current overdrive, resulting in lower power consumption and more efficient transistor size scaling. Based on our calculations for a long channel Junctionless with NC, the device's ON current will be six times higher than that of a Junctionless FET. We use oxygen ion mobility to explain sub-60 mV/dec results in thin-film Ta2O5/ZnO transistors with dynamic gate bias sweep. The oxygen ions in Ta2O5 direct the model in dynamic gate bias sweep, resulting in NC. When achieving a sub 60 mV/decade subthreshold slope, the study finishes by revealing design tradeoffs that give an engineer or physicist insight into the current status of ferroelectric nanowires and ferroelectric FETs' uses and limitations.
引用
收藏
页码:9569 / 9579
页数:10
相关论文
共 50 条
[21]   Comparative Analysis of Negative Capacitance Junctionless and Inversion Mode Transistors for Low Power Applications [J].
Gupta, Manish ;
Hu, Vita Pi-Ho .
2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
[22]   Power Side-Channel Attacks in Negative Capacitance Transistor [J].
Knechtel, Johann ;
Patnaik, Satwik ;
Nabeel, Mohammed ;
Ashraf, Mohammed ;
Chauhan, Yogesh S. ;
Henkel, Jorg ;
Sinanoglu, Ozgur ;
Amrouch, Hussam .
IEEE MICRO, 2020, 40 (06) :74-83
[23]   Performance investigation of ferroelectric L-shaped tunnel FET with suppressed corner tunneling for low power applications [J].
Pathakamuri, Anil Kumar ;
Pandey, Chandan Kumar .
AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2024, 179
[24]   Antiferroelectric Negative Capacitance Transistor for Low Power Consumption [J].
Qiao, Leilei ;
Lu, Tian ;
Song, Cheng ;
Zhou, Yongjian ;
Zhao, Ruiting ;
Wang, Qian ;
Ren, Tian-Ling ;
Pan, Feng .
IEEE ELECTRON DEVICE LETTERS, 2024, 45 (01) :52-55
[25]   Negative capacitance double-gate MOSFET for advanced low-power electronic applications [J].
Kumar, Amit ;
Communication, Saurabh Chaturvedi ;
Kumar, Satyendra .
MICROELECTRONICS JOURNAL, 2025, 159
[26]   Negative Capacitance Junctionless Device With Mid-Gap Work Function for Low Power Applications [J].
Gupta, Manish ;
Hu, Vita Pi-Ho .
IEEE ELECTRON DEVICE LETTERS, 2020, 41 (03) :473-476
[27]   Negative Capacitance Vacuum Channel Transistors for Low Operating Voltage [J].
Choi, Woo Young .
MICROMACHINES, 2020, 11 (06)
[28]   HfO2-based Ferroelectric Devices for Low Power Applications [J].
Huang, Qianqian ;
Yang, Mengxuan ;
Luo, Jin ;
Su, Chang ;
Huang, Ru .
6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, :285-287
[29]   Design and analysis of negative capacitance based dual material dopingless tunnel FET [J].
Singh, Archika ;
Sajad, Mumin ;
Singh, Amandeep ;
Kumar, Naveen ;
Amin, S. Intekhab ;
Anand, Sunny .
SUPERLATTICES AND MICROSTRUCTURES, 2021, 156
[30]   The impact of charges at the dielectric/channel interface on performance degradation in negative capacitance ferroelectric FETs [J].
Li, Ming-Hao ;
Li, Qiang ;
Hsu, Hsiao-Hsuan ;
Ying, Lei-Ying ;
Zhang, Bao-Ping ;
Zheng, Zhi-Wei .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2023, 38 (04)