Operation Merging for Hardware Implementations of Fast Polar Decoders

被引:0
|
作者
Furkan Ercan
Thibaud Tonnellier
Carlo Condo
Warren J. Gross
机构
[1] McGill University,Department of Electrical and Computer Engineering
[2] Huawei Paris Research Center,undefined
来源
关键词
Polar codes; Wireless communications; Successive cancellation decoding; Throughput; 5G;
D O I
暂无
中图分类号
学科分类号
摘要
Polar codes are a class of linear block codes that provably achieves channel capacity. They have been selected as a coding scheme for the control channel of enhanced mobile broadband (eMBB) scenario for 5th generation wireless communication networks (5G) and are being considered for additional use scenarios. As a result, fast decoding techniques for polar codes are essential. Previous works targeting improved throughput for successive-cancellation (SC) decoding of polar codes are semi-parallel implementations that exploit special maximum-likelihood (ML) nodes. In this work, we present a new fast simplified SC (Fast-SSC) decoder architecture. Compared to a baseline Fast-SSC decoder, our solution is able to reduce the memory requirements. We achieve this through a more efficient memory utilization, which also enables to execute multiple operations in a single clock cycle. Finally, we propose new special node merging techniques that improve the throughput further, and detail a new Fast-SSC-based decoder architecture to support merged operations. The proposed decoder reduces the operation sequence requirement by up to 39%, which enables to reduce the number of time steps to decode a codeword by 35%. ASIC implementation results with 65 nm TSMC technology show that the proposed decoder has a throughput improvement of up to 31% compared to previous Fast-SSC decoder architectures.
引用
收藏
页码:995 / 1007
页数:12
相关论文
共 50 条
  • [1] Operation Merging for Hardware Implementations of Fast Polar Decoders
    Ercan, Furkan
    Tonnellier, Thibaud
    Condo, Carlo
    Gross, Warren J.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2019, 91 (09): : 995 - 1007
  • [2] Energy-Efficient Hardware Architectures for Fast Polar Decoders
    Ercan, Furkan
    Tonnellier, Thibaud
    Gross, Warren J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (01) : 322 - 335
  • [3] Hardware implementation of fast polar decoders based on a simplified control unit
    Lee, Useok
    Sunwoo, Myung Hoon
    ELECTRONICS LETTERS, 2025, 61 (01)
  • [4] Hardware Decoders for Polar Codes: An Overview
    Giard, Pascal
    Sarkis, Gabi
    Balatsoukas-Stinning, Alexios
    Fan, YouZhe
    Tsui, Chi-ying
    Burg, Andreas
    Thibeault, Claude
    Gross, Warren J.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 149 - 152
  • [5] FAST SOFTWARE POLAR DECODERS
    Giard, Pascal
    Sarkis, Gabi
    Thibeault, Claude
    Gross, Warren J.
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [6] Hardware Architecture for Reducing Worst-Case Latency in Fast SCF Polar Decoders
    Lee, Useok
    Lee, Jeahack
    Sunwoo, Myung Hoon
    IEEE ACCESS, 2023, 11 : 106210 - 106219
  • [7] Fast Polar Decoders: Algorithm and Implementation
    Sarkis, Gabi
    Giard, Pascal
    Vardy, Alexander
    Thibeault, Claude
    Gross, Warren J.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2014, 32 (05) : 946 - 957
  • [8] Fast List Decoders for Polar Codes
    Sarkis, Gabi
    Giard, Pascal
    Vardy, Alexander
    Thibeault, Claude
    Gross, Warren J.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2016, 34 (02) : 318 - 328
  • [9] Rate-Flexible Fast Polar Decoders
    Hashemi, Seyyed Ali
    Condo, Carlo
    Mondelli, Marco
    Gross, Warren J.
    2019 IEEE INFORMATION THEORY WORKSHOP (ITW), 2019, : 244 - 248
  • [10] Fast and Flexible Software Polar List Decoders
    Mathieu Léonardon
    Adrien Cassagne
    Camille Leroux
    Christophe Jégo
    Louis-Philippe Hamelin
    Yvon Savaria
    Journal of Signal Processing Systems, 2019, 91 : 937 - 952