Triple Metal Extended Source Double Gate Vertical TFET with Boosted DC and Analog/RF Performance for Low Power Applications

被引:0
作者
Priyanka Karmakar
Pramit Patil
P. K. Sahu
机构
[1] Department of Electrical Engineering,
[2] National Institute of Technology,undefined
来源
Silicon | 2022年 / 14卷
关键词
TFET; BTBT; Subthreshold slope; Hetero gate dielectric oxide; Line BTBT;
D O I
暂无
中图分类号
学科分类号
摘要
A vertical tunnel FET with triple metal and stacked hetero gate dielectric oxide is proposed. In the structure, the gate imbricates the source. Amid the source section and the gate oxide, there is a thin layer of silicon channel. The channel of the proposed structure is perpendicular which increases the probability of a point and line BTBT at the source-channel intersection. In the proposed structure, the metal gate is split into three segments, with the middle section having a higher work function than the other two metal gate sections. An in-channel potential barrier is created by the dissimilarity in work function and bandgap amid the source-channel and drain-channel interfaces, which regulates the tunneling of electrons and ambipolar current. The hetero gate dielectric oxide helps in improving the DC characteristics (ON-state current and OFF-state current) of the device. The simulation results of the TCAD Sentaurus tool are used to investigate the proposed vertical TFET. The proposed work outperforms the Conventional lateral triple metal TFET in terms of elevated ON-state current (incremented by 1.8 × 102 times) and transconductance (incremented by 1.9 × 102 times), less Subthreshold Slope (decremented by 27 mV/decade), and improved ION/IOFF ratio (incremented by 1.2 × 102 times). The proposed device’s analog/RF behaviour has been evaluated and contrasted with Conventional lateral triple metal TFET; the proposed device surpasses it. The improvement in the RF constraints of the proposed device is as follows: fT, GBP, and TFP are incremented by 1.01 × 102, 2.75 × 102, and 2.12 × 102 times, respectively, and τ is reduced by 1 × 102 times.
引用
收藏
页码:6403 / 6413
页数:10
相关论文
共 25 条
  • [1] Triple Metal Extended Source Double Gate Vertical TFET with Boosted DC and Analog/RF Performance for Low Power Applications
    Karmakar, Priyanka
    Patil, Pramit
    Sahu, P. K.
    SILICON, 2022, 14 (11) : 6403 - 6413
  • [2] Design and Investigation of Doped Triple Metal Double Gate Vertical TFET for Performance Enhancement
    Wadhwa, Girish
    Singh, Jeetendra
    Raj, Balwider
    SILICON, 2021, 13 (06) : 1839 - 1849
  • [3] Design and Investigation of Doped Triple Metal Double Gate Vertical TFET for Performance Enhancement
    Girish Wadhwa
    Jeetendra Singh
    Balwider Raj
    Silicon, 2021, 13 : 1839 - 1849
  • [4] DC and RF/analog performances of dielectric-modulated split-source double gate TFET biosensor: A simulation study
    Dewan, Basudha
    Chaudhary, Shalini
    Singh, Devendrapal
    MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS, 2025, 313
  • [5] A novel vertical tunneling based Ge-source TFET with enhanced DC and RF characteristics for prospect low power applications
    Paras, N.
    Chauhan, S. S.
    MICROELECTRONIC ENGINEERING, 2019, 217
  • [6] DC and Analog/RF Performance Analysis of Gate-Drain Underlapped and Channel Engineered TFET
    Ghosh, Sudipta
    Bose, Sayan
    Anwar, Wahid
    Banerjee, Madhusree
    Venkateswaran, P.
    Sarkar, Subir Kumar
    PROCEEDINGS OF 3RD IEEE CONFERENCE ON VLSI DEVICE, CIRCUIT AND SYSTEM (IEEE VLSI DCS 2022), 2022, : 70 - 74
  • [7] Design of Extended Channel Ge-source TFET for Low Power Applications
    Shokry, Fatma
    Shaker, Ahmed
    Elsaid, M. K.
    Abouelatta, Mohamed
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2020, 12 (08): : 191 - 197
  • [8] Investigation of Dielectric Pocket and Work function Engineering in Triple Material Hetero Gate Stack Oxide Double Gate TFET for Low Power Applications
    Karmakar, Priyanka
    Sahu, P. K.
    2021 IEEE REGION 10 CONFERENCE (TENCON 2021), 2021, : 40 - 45
  • [9] Impact of underlap layer on DC and RF/analog performance of asymmetric junctionless dual material double gate MOSFET for low-power analog amplifier design
    Basak, Arighna
    Deyasi, Arpan
    Sarkar, Angsuman
    PHYSICA SCRIPTA, 2024, 99 (09)
  • [10] Switching performance assessment of gate-all-around InAs–Si vertical TFET with triple metal gate, a simulation study
    Dariush Madadi
    Saeed Mohammadi
    Discover Nano, 18