共 136 条
- [1] Chandrakasan AP(1992)Low-power cmos digital design IEICE Transactions on Electronics 75 371-undefined
- [2] Sheng S(2003)Review and future prospects of low-voltage ram circuits IBM Journal of Research and Development 47 525-undefined
- [3] Brodersen RW(2001)The impact of intrinsic device fluctuations on cmos sram cell stability IEEE Journal of Solid-State Circuits 36 658-undefined
- [4] Nakagome Y(2005)Modeling of failure probability and statistical design of sram array for yield enhancement in nanoscaled cmos IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 24 1859-undefined
- [5] Horiguchi M(2019)Process corners analysis of data retention voltage (drv) for 6t, 8t, and 10t sram cells at 45 nm IETE Journal of Research 65 114-undefined
- [6] Kawahara T(2005)Standby supply voltage minimization for deep sub-micron sram Microelectronics Journal 36 789-undefined
- [7] Itoh K(2014)A new asymmetric 6t sram cell with a write assist technique in 65 nm cmos technology Microelectronics Journal 45 1556-undefined
- [8] Bhavnagarwala AJ(2010)A differential data-aware power-supplied (d2ps) 8t sram cell with expanded write/read stabilities for lower vddmin applications IEEE Journal of Solid-State Circuits 45 1234-undefined
- [9] Tang X(2015)A single-ended with dynamic feedback control 8t subthreshold sram cell IEEE Transactions on Very Large Scale Integration (VLSI) Systems 24 373-undefined
- [10] Meindl JD(2017)Stable, reliable, and bit-interleaving 12t sram for space applications: A device circuit co-design IEEE Transactions on Semiconductor Manufacturing 30 276-undefined