A Schmitt-trigger based low read power 12T SRAM cell

被引:0
作者
Ashish Sachdeva
V. K. Tomar
机构
[1] GLA University,Department of Electronics and communication Engineering
来源
Analog Integrated Circuits and Signal Processing | 2020年 / 105卷
关键词
Read stability; Low power; Process variation; Static random-access memory (SRAM); Write ability; Half select;
D O I
暂无
中图分类号
学科分类号
摘要
In this article, a Schmitt trigger based 12-Transistors(ST12T) static random-access memory (SRAM) bit-cell has been proposed. The Read Power of proposed cell is reduced by 29.17%/ 24.14% /7.66% /5.87% /7.67% /16.62% when compared to 6T/ 7T/ TA8T/ 9T/ PPN10T/ D2p11T SRAM cells. Proposed ST12T cell also shows 1.52×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document} and 1.86×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document} lesser variability in read current and read power respectively as compared to conventional 6T SRAM cell. Further, the write access time/read access time of the proposed topology are improved by 1.71×/1.82×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$1.71 \times /1.82 \times$$\end{document} as compared to 6T SRAM cell. The read power delay product of proposed ST12T cell is minimum with variation in supply voltage from 0.5 to 1 V when compared with all considered SRAM cells. ST12T SRAM cell also exhibits 26.82% and 8.87% higher read static noise margin and write static noise margin respectively as compared to conventional 6T SRAM cell. This may be attributed to Schmitt trigger design of inverters in core latch of proposed SRAM cell. The proposed bit-cell is free from half select issue and supports bit interleaving format. Authors have used cadence virtuoso tool with Generic Process Design Kit 45 nm technology file to carry out simulation.
引用
收藏
页码:275 / 295
页数:20
相关论文
共 136 条
  • [1] Chandrakasan AP(1992)Low-power cmos digital design IEICE Transactions on Electronics 75 371-undefined
  • [2] Sheng S(2003)Review and future prospects of low-voltage ram circuits IBM Journal of Research and Development 47 525-undefined
  • [3] Brodersen RW(2001)The impact of intrinsic device fluctuations on cmos sram cell stability IEEE Journal of Solid-State Circuits 36 658-undefined
  • [4] Nakagome Y(2005)Modeling of failure probability and statistical design of sram array for yield enhancement in nanoscaled cmos IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 24 1859-undefined
  • [5] Horiguchi M(2019)Process corners analysis of data retention voltage (drv) for 6t, 8t, and 10t sram cells at 45 nm IETE Journal of Research 65 114-undefined
  • [6] Kawahara T(2005)Standby supply voltage minimization for deep sub-micron sram Microelectronics Journal 36 789-undefined
  • [7] Itoh K(2014)A new asymmetric 6t sram cell with a write assist technique in 65 nm cmos technology Microelectronics Journal 45 1556-undefined
  • [8] Bhavnagarwala AJ(2010)A differential data-aware power-supplied (d2ps) 8t sram cell with expanded write/read stabilities for lower vddmin applications IEEE Journal of Solid-State Circuits 45 1234-undefined
  • [9] Tang X(2015)A single-ended with dynamic feedback control 8t subthreshold sram cell IEEE Transactions on Very Large Scale Integration (VLSI) Systems 24 373-undefined
  • [10] Meindl JD(2017)Stable, reliable, and bit-interleaving 12t sram for space applications: A device circuit co-design IEEE Transactions on Semiconductor Manufacturing 30 276-undefined