Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation

被引:0
作者
Shoba Mohan
Nakkeeran Rangaswamy
机构
[1] Pondicherry University,Department of Electronics Engineering
[2] Pondicherry University,School of Engineering and Technology
来源
Proceedings of the National Academy of Sciences, India Section A: Physical Sciences | 2020年 / 90卷
关键词
4-2 compressor; Multiplier; Speed; Arithmetic circuit;
D O I
暂无
中图分类号
学科分类号
摘要
Redundant gates of 4-2 compressor (hereafter, it is referred as 42C) has been removed by simplification of compressor output Boolean expression, that results in power consumption minimization. Further, the proposed design is implemented in full swing gate diffusion input logic, a low-power design technique with minimum transistor count. To evaluate the performance of existing and proposed compressor designs, they are simulated using SPICE simulation at 45 nm technology model. Also, the area is calculated from their corresponding generated layouts for the same technology model. From the simulation results, it is observed that the proposed compressor has shown performance improvement in terms of power delay product by 45% than the recently reported compressor. Further, to study the performance of proposed compressor in an application environment, a 16-bit multiplier is implemented. Its simulation results confirmed that the performance improvement is consistent in the multiplier too.
引用
收藏
页码:337 / 344
页数:7
相关论文
共 30 条
  • [1] Wallace CS(1964)A suggestion for a fast multiplier IEEE Trans Electron Comput 13 14-17
  • [2] Dadda L(1965)Some schemes for parallel multipliers Alta Freq 34 349-356
  • [3] Kuang SR(2009)Modified booth multipliers with a regular partial product array IEEE Trans Circuits Syst II 56 404-408
  • [4] Wang JP(2010)A reduced complexity Wallace multiplier reduction IEEE Trans Comput 59 1134-1137
  • [5] Waters R(2012)A low power Wallace multipliers based on wide counters Int J Circuit Theory Appl 40 1175-1185
  • [6] Swartzlander S(1995)Improving multiplier design by using improved coloumn tree and optimized final adder in CMOS technology IEEE Trans VLSI Syst 3 292-301
  • [7] Abed S(2013)Redesigned CMOS 4:2 compressor for fast binary multipliers Can J Electr Comput Eng 36 111-115
  • [8] Jamil Mohd B(2014)Design of two low power full adder using GDI structure and hybrid CMOS logic style Integr VLSI J 47 48-61
  • [9] Al- Bayati Z(2014)Full swing gate diffusion input (GDI) logic—case study for low power CLA adder design Integr VLSI J 47 62-70
  • [10] Alouneh S(2016)GDI based full adders for energy efficient arithmetic applications Eng Sci Technol Int J 19 485-496