共 30 条
- [1] Wallace CS(1964)A suggestion for a fast multiplier IEEE Trans Electron Comput 13 14-17
- [2] Dadda L(1965)Some schemes for parallel multipliers Alta Freq 34 349-356
- [3] Kuang SR(2009)Modified booth multipliers with a regular partial product array IEEE Trans Circuits Syst II 56 404-408
- [4] Wang JP(2010)A reduced complexity Wallace multiplier reduction IEEE Trans Comput 59 1134-1137
- [5] Waters R(2012)A low power Wallace multipliers based on wide counters Int J Circuit Theory Appl 40 1175-1185
- [6] Swartzlander S(1995)Improving multiplier design by using improved coloumn tree and optimized final adder in CMOS technology IEEE Trans VLSI Syst 3 292-301
- [7] Abed S(2013)Redesigned CMOS 4:2 compressor for fast binary multipliers Can J Electr Comput Eng 36 111-115
- [8] Jamil Mohd B(2014)Design of two low power full adder using GDI structure and hybrid CMOS logic style Integr VLSI J 47 48-61
- [9] Al- Bayati Z(2014)Full swing gate diffusion input (GDI) logic—case study for low power CLA adder design Integr VLSI J 47 62-70
- [10] Alouneh S(2016)GDI based full adders for energy efficient arithmetic applications Eng Sci Technol Int J 19 485-496