Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages

被引:0
|
作者
Ling Wang
Yingtao Jiang
Henry Selvaraj
机构
[1] Harbin Institute of Technology,Department of Computer Science and Technology
[2] University of Nevada,Department of Electrical & Computer Engineering
[3] Las Vegas,undefined
来源
The Journal of Supercomputing | 2006年 / 35卷
关键词
low power; multiple supply voltages; partitioning; resource constraints; timing constraints; scheduling;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a time-constrained algorithm and a resource-constrained algorithm to minimize the power consumption with resources operating at multiple voltages. The input to both schemes is an unscheduled data flow graph (DFG), and the timing or the resource constraints. In the paper, partitioning is considered with scheduling in the proposed algorithms as multiple voltage design can lead to an increase in interconnection complexity at layout level. That is, in the proposed algorithms power consumption is first reduced by the scheduling step, and then the partitioning step takes over to decrease the interconnection complexity. Both time-constrained and resource-constrained algorithms have time complexity of o(n2), where n is the number of nodes in the DFG. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve the power reduction under timing constraints and resource constraints by an average of 46.5 and 20%, respectively.
引用
收藏
页码:93 / 113
页数:20
相关论文
共 40 条
  • [31] New Low Glitch and Low Power DET Flip-Flops Using Multiple C-Elements
    Lapshev, Stepan
    Hasan, S. M. Rezaul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (10) : 1673 - 1681
  • [32] Ultra-low-power adiabatic flip-flops and sequential circuits using three-phase AC power supply
    Hu, JP
    Wu, YB
    Li, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1209 - 1212
  • [33] Scheduling driven circuit partitioning algorithm for multiple FPGAs using time-multiplexed, off-chip, multi-casting interconnection architecture
    Kwon, YS
    Kyung, CM
    MICROPROCESSORS AND MICROSYSTEMS, 2004, 28 (5-6) : 341 - 350
  • [34] A Novel Low Power Dynamic Memory Architecture Using Single Supply 3T Gain Cell
    Mamatha, Gadham
    Nagarjuna, Malladhi
    Rajendar, S.
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 440 - 443
  • [35] Low power active load and IMOS varactor based VCO designs using differential delay stages in 0.18 μm technology
    Jangra, Vivek
    Kumar, Manoj
    MICROELECTRONICS JOURNAL, 2020, 98
  • [36] Multi-Objective Low-power CDFG Scheduling using Fine-Grained DVS Architecture in Distributed Framework
    Mukherjee, R.
    Ghosh, P.
    Kumar, N. Sravan
    Dasgupta, P.
    Pal, A.
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 267 - 271
  • [37] Low-Power Multiple-Valued SRAM Logic Cells Using Single-Electron Devices
    Syed, Naila
    Chen, Chunhong
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [38] A Low-Power V-Band Radar Transceiver Front-End Chip Using 1.5 V Supply in 130-nm SiGe BiCMOS
    Sutbas, Batuhan
    Ng, Herman Jalli
    Eissa, Mohamed Hussein
    Kahmen, Gerhard
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2023, 71 (11) : 4855 - 4868
  • [39] A Ka-Band VCO Chip with Integrated Dividers Using 1.5V Supply in 130-nm SiGe BiCMOS Technology for Low-Power Radar Sensors
    Sutbas, Batuhan
    Eissa, Mohamed Hussein
    Kahmen, Gerhard
    2023 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM, BCICTS, 2023, : 102 - 105
  • [40] A 1MHz 256kb Ultra Low Power Memory Macro for Biomedical Recording Applications in 22nm FD-SOI Using FECC to Enable Data Retention Down to 170mV Supply Voltage
    Vanhoof, Bob
    Dehaene, Wim
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (01) : 299 - 305