Scheduling and Partitioning Schemes for Low Power Designs Using Multiple Supply Voltages

被引:0
|
作者
Ling Wang
Yingtao Jiang
Henry Selvaraj
机构
[1] Harbin Institute of Technology,Department of Computer Science and Technology
[2] University of Nevada,Department of Electrical & Computer Engineering
[3] Las Vegas,undefined
来源
The Journal of Supercomputing | 2006年 / 35卷
关键词
low power; multiple supply voltages; partitioning; resource constraints; timing constraints; scheduling;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a time-constrained algorithm and a resource-constrained algorithm to minimize the power consumption with resources operating at multiple voltages. The input to both schemes is an unscheduled data flow graph (DFG), and the timing or the resource constraints. In the paper, partitioning is considered with scheduling in the proposed algorithms as multiple voltage design can lead to an increase in interconnection complexity at layout level. That is, in the proposed algorithms power consumption is first reduced by the scheduling step, and then the partitioning step takes over to decrease the interconnection complexity. Both time-constrained and resource-constrained algorithms have time complexity of o(n2), where n is the number of nodes in the DFG. Experiments with a number of DSP benchmarks show that the proposed algorithms achieve the power reduction under timing constraints and resource constraints by an average of 46.5 and 20%, respectively.
引用
收藏
页码:93 / 113
页数:20
相关论文
共 40 条
  • [1] Scheduling and partitioning schemes for low power designs using multiple supply voltages
    Wang, L
    Jiang, YT
    Selvaraj, H
    JOURNAL OF SUPERCOMPUTING, 2006, 35 (01) : 93 - 113
  • [2] A low power scheduling scheme with resources operating at multiple voltages
    Manzak, A
    Chakrabarti, C
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (01) : 6 - 14
  • [3] A methodology for low power scheduling with resources operating at multiple voltages
    Kumar, A
    Bayoumi, M
    Elgamel, M
    INTEGRATION-THE VLSI JOURNAL, 2004, 37 (01) : 29 - 62
  • [4] Scheduling and optimal voltage selection with multiple supply voltages under resource constraints
    Wang, Ling
    Jiang, Yingtao
    Selvaraj, Henry
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (02) : 174 - 182
  • [5] Scheduling and optimal voltage selection with multiple supply voltages under resource constraints
    Wang, L
    Jiang, YT
    Selvaraj, H
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 272 - 278
  • [6] Methods for minimizing dynamic power consumption in synchronous designs with multiple supply voltages
    Chabini, N
    Chabini, I
    Aboulhamid, EM
    Savaria, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (03) : 346 - 351
  • [7] Low-Power FinFET Circuit Synthesis Using Multiple Supply and Threshold Voltages
    Mishra, Prateek
    Muttreja, Anish
    Jha, Niraj K.
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2009, 5 (02)
  • [8] Energy minimization using multiple supply voltages
    Chang, JM
    Pedram, M
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1997, 5 (04) : 436 - 443
  • [9] Floorplanning Considering IR Drop in Multiple Supply Voltages Island Designs
    Zhou, Qiang
    Shi, Jin
    Liu, Bin
    Cai, Yici
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 638 - 646
  • [10] A provably good approximation optimization using multiple algorithm for power supply voltages
    Liu, Hung-Yi
    Lee, Wan-Ping
    Chang, Yao-Wen
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 887 - +