Novel deprocessing technique for failure analysis of flip-chip integrated circuit packages

被引:0
|
作者
M. R. Marks
机构
[1] AIC Semiconductor Sdn. Bhd.,Package Development Department
关键词
failure analysis; flip-chip; solder; underfill; solder mask; molding compound; metallization;
D O I
10.1007/BF02715379
中图分类号
学科分类号
摘要
A novel technique for flip-chip package deprocessing that allows for detailed failure analysis of internal flip-chip packaging structures and chip circuitry has been developed. A systematic approach of selective wet etching and plasma etching is utilized. Understanding of package level reliability can be greatly enhanced with the capability to systematically access and examine defects in three-dimensions with powerful analytical tools such as the SEM/EDS. Additionally, the ability to inspect large areas of internal packaging structures, e.g., solder bump array, in three-dimensions makes it faster and more convenient to locate defects, compared to two-dimensional techniques such as progressive cross-sectioning. Case studies involving defects in solder bumps, underfill material, and substrate metallization are presented.
引用
收藏
页码:45 / 52
页数:7
相关论文
共 50 条
  • [2] An analysis of interface delamination in flip-chip packages
    Mercado, LL
    Sarihan, V
    Hauck, T
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1332 - 1337
  • [3] A Systematic Exploration of the Failure Mechanisms in Underfilled Flip-Chip Packages
    Sinha, Tuhin
    Davis, Taryn J.
    Lombardi, Thomas E.
    Coffin, Jeffery T.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1509 - 1517
  • [4] ENCAPSULANTS USED IN FLIP-CHIP PACKAGES
    SURYANARAYANA, D
    WU, TY
    VARCOE, JA
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1993, 16 (08): : 858 - 862
  • [5] Reliability issues for flip-chip packages
    Ho, PS
    Wang, GT
    Ding, M
    Zhao, JH
    Dai, X
    MICROELECTRONICS RELIABILITY, 2004, 44 (05) : 719 - 737
  • [6] Flip-Chip Bump Interface Failure Mechanisms In Plastic BGA Packages And Failure Analysis Process Flow
    Wang, Zhaofeng
    ISTFA 2008: CONFERENCE PROCEEDINGS FROM THE 34TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2008, : 36 - 42
  • [7] Circuit modeling of isolation in flip-chip microwave integrated circuits
    Ito, R
    Jackson, RW
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 1997, : 217 - 220
  • [8] Failure Mechanism of Flip-Chip Circuit Interconnects Induced by Electromigration
    Lu, Y. D.
    En, B. Y. F.
    Shi, Z. Y.
    PROCEEDINGS OF THE 2013 20TH IEEE INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2013), 2013, : 595 - 598
  • [9] A novel flip-chip interconnection process for integrated circuits
    Sugden, Mark W.
    Hutt, David A.
    Whalley, David C.
    Liu, Changqing
    CIRCUIT WORLD, 2012, 38 (04) : 214 - 218
  • [10] Analysis of flip-chip packages using high resolution moire interferometry
    Miller, MR
    Mohammed, I
    Dai, X
    Jiang, N
    Ho, PS
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 979 - 986