A Fast Statistical Soft Error Rate Estimation Method for Nano-scale Combinational Circuits

被引:0
|
作者
Mohsen Raji
Behnam Ghavami
机构
[1] Shiraz University,School of Electrical and Computer Engineering
[2] Shahid Bahonar University of Kerman,Department of Computer Engineering
[3] School of Computer Science,undefined
[4] Institute for Research in Fundamental Sciences (IPM),undefined
来源
关键词
Soft error rate; Soft error; Transient faults; Process variations; Statistical analysis;
D O I
暂无
中图分类号
学科分类号
摘要
Nano-scale digital integrated circuits are getting increasingly vulnerable to soft errors due to aggressive technology scaling. On the other hand, the impacts of process variations on characteristics of the circuits in nano era make statistical approaches as an unavoidable option for soft error rate estimation procedure. In this paper, we present a novel statistical Soft Error Rate estimation framework. The vulnerability of the circuits to soft errors is analyzed using a newly defined concept called Statistical Vulnerability Window (SVW). SVW is an inference of the necessary conditions for a Single Event Transient (SET) to cause observable errors in the given circuit. The SER is calculated using a probabilistic formulation based on the parameters of SVWs. Experimental results show that the proposed method provides considerable speedup (about 5 orders of magnitude) with less than 5 % accuracy loss when compared to Monte-Carlo SPICE simulations. In addition, the proposed framework, keeps its efficiency when considering a full spectrum charge collections (more than 36X speedups compared to the most recently published similar work).
引用
收藏
页码:291 / 305
页数:14
相关论文
共 50 条
  • [31] A practical metric for soft error vulnerability analysis of combinational circuits
    Raji, Mohsen
    Pedram, Hossein
    Ghavami, Behnam
    MICROELECTRONICS RELIABILITY, 2015, 55 (02) : 448 - 460
  • [32] SOFT ERROR RATE ESTIMATION FOR COMBINATIONAL LOGIC IN PRESENCE OF SINGLE EVENT MULTIPLE TRANSIENTS
    Rajaei, Ramin
    Tabandeh, Mahmoud
    Fazeli, Mahdi
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (06)
  • [33] Joint Soft-Error-Rate (SER) Estimation for Combinational Logic and Sequential Elements
    Li, Ji
    Draper, Jeffrey
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 737 - 742
  • [34] CARROT - A tool for fast and accurate soft error rate estimation
    Bountas, Dimitrios
    Stamoulis, Georgios I.
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2006, 4017 : 331 - 338
  • [35] An Efficient SER Estimation Method for Combinational Circuits
    Kehl, Natalja
    Rosenstiel, Wolfgang
    IEEE TRANSACTIONS ON RELIABILITY, 2011, 60 (04) : 742 - 747
  • [36] STATISTICAL-METHOD FOR CHECKING AND DIAGNOSIS OF COMBINATIONAL CIRCUITS
    DOLINSKIJ, BL
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1977, (01): : 29 - 31
  • [37] Circuits Design for Contactless Testing of Nano-Scale CMOS Devices and Circuits
    Yu, Xiao Peng
    Lu, Zheng Hao
    Lim, Wei Meng
    Liu, Yang
    Hu, Chang Hui
    NANOSCIENCE AND NANOTECHNOLOGY LETTERS, 2012, 4 (09) : 930 - 935
  • [38] Optical integrated circuits and networks on micro/nano-scale
    Lee, El-Hang
    Lee, S. G.
    O, B. H.
    Park, S. G.
    Kim, K. H.
    Song, S. H.
    OPTOELECTRONIC INTEGRATED CIRCUITS IX, 2007, 6476
  • [39] Soft error generation analysis in combinational logic circuits附视频
    丁潜
    汪玉
    罗嵘
    汪蕙
    杨华中
    半导体学报, 2010, (09) : 141 - 146
  • [40] A Novel Gate Grading Approach for Soft Error Tolerance in Combinational Circuits
    Ansari, Mohammad Saeed
    Mahani, Ali
    Han, Jie
    Cockburn, Bruce F.
    2016 IEEE CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2016,