Random telegraph noise in gate-all-around silicon nanowire MOSFETs induced by a single charge trap or random interface traps

被引:0
|
作者
Sekhar Reddy Kola
Yiming Li
Narasimhulu Thoti
机构
[1] National Chiao Tung University,Parallel and Scientific Computing Laboratory
[2] National Chiao Tung University,EECS International Graduate Program
[3] National Chiao Tung University,Department of Electrical and Computer Engineering
[4] National Chiao Tung University,Center for mmWave Smart Radar System and Technologies
来源
Journal of Computational Electronics | 2020年 / 19卷
关键词
Random telegraph noise; Single charge trap; Random interface traps; GAA Si NW MOSFETs; Characteristic fluctuation; Statistical device simulation; Experimental calibration;
D O I
暂无
中图分类号
学科分类号
摘要
The random telegraph noise (RTN) in gate-all-around (GAA) silicon (Si) nanowire (NW) metal–oxide–semiconductor field-effect transistors (MOSFETs) induced by a single charge trap (SCT) or random interface traps (RITs) is studied for the first time. An experimentally validated three-dimensional quantum-mechanically-corrected device simulation is advanced to investigate the explored devices. The magnitude of the RTN decreases with increasing gate voltage to different extents for the planar MOSFET, bulk FinFET, and GAA Si NW MOSFET devices, owing to the reduction in the conducting carriers along the channel. For the GAA Si NW MOSFET, the reduction of the fluctuation of threshold voltage in the presence of RITs is about 25 and 3 times when compared with the planar MOSFET and bulk FinFET device, respectively, whereas this reduction in the presence of an SCT is about 6 and 2.6 times, respectively. For the GAA Si NW MOSFET, the reduction of the RTN in the presence of RITs is about 7.5 and 4.7 times when compared with the planar MOSFET and bulk FinFET device, respectively, whereas this reduction in the presence of an SCT is about 22 and 6 times, respectively. At given threshold voltage, compared with the results for the planar MOSFETs and bulk FinFET, the GAA Si NW MOSFET exhibits minimal characteristic variability and RTN owing to the ultimate electrostatic control of the gate from the point of view of electrostatic integrity.
引用
收藏
页码:253 / 262
页数:9
相关论文
共 50 条
  • [1] Random telegraph noise in gate-all-around silicon nanowire MOSFETs induced by a single charge trap or random interface traps
    Kola, Sekhar Reddy
    Li, Miming
    Thoti, Narasimhulu
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (01) : 253 - 262
  • [2] Simulation of flicker noise in gate-all-around Silicon Nanowire MOSFETs including interface traps
    Anandan, P.
    Nithya, A.
    Mohankumar, N.
    MICROELECTRONICS RELIABILITY, 2014, 54 (12) : 2723 - 2727
  • [3] Random telegraph signal and spin characteristics of the gate-all-around poly-silicon nanowire
    Lee, Tsung-Han
    Li, Yan-Ting
    Hu, Shu-Fen
    JOURNAL OF APPLIED PHYSICS, 2014, 116 (17)
  • [4] Random telegraph signal noise in gate-all-around silicon nanowire transistors featuring Coulomb-blockade characteristics
    Zhuge, Jing
    Zhang, Liangliang
    Wang, Runsheng
    Huang, Ru
    Kim, Dong-Won
    Park, Donggun
    Wang, Yangyuan
    APPLIED PHYSICS LETTERS, 2009, 94 (08)
  • [5] Study on Random Telegraph Noise of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
    Yang, Chen-Chen
    Peng, Kang-Ping
    Chen, Yung-Chen
    Lin, Horng-Chih
    Li, Pei-Wen
    2017 SILICON NANOELECTRONICS WORKSHOP (SNW), 2017, : 45 - 46
  • [6] Temperature Dependent Study of Random Telegraph Noise in Gate-All-Around PMOS Silicon Nanowire Field-Effect Transistors
    Hong, B. H.
    Choi, L.
    Jung, Y. C.
    Hwang, S. W.
    Cho, K. H.
    Yeo, K. H.
    Kim, D. -W.
    Jin, G. Y.
    Park, D.
    Song, S. H.
    Lee, Y. Y.
    Son, M. H.
    Ahn, D.
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2010, 9 (06) : 754 - 758
  • [7] Study on random telegraph noise of high-idmetal-gate gate-all-around poly-Si nanowire transistors
    Chang, You-Tai
    Tsai, Yueh-Lin
    Peng, Kang-Ping
    Su, Chun-Jung
    Li, Pei-Wen
    Lin, Horng-Chih
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (59)
  • [8] Structure effects in the gate-all-around silicon nanowire MOSFETs
    Liang, Gengchiau
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 129 - 132
  • [9] Characterization of Interface Trap Density of In-rich InGaAs Gate-all-around Nanowire MOSFETs
    Rahman, Fahim Ur
    Hossain, Md. Shafayat
    Khan, Saeed Uz Zaman
    Zaman, Rifat
    Hossen, Md. Obaidul
    Khosru, Quazi D. M.
    2012 7TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2012,
  • [10] Characterization of Four-Level Random Telegraph Noise in a Gate-All-Around Poly-Si Nanowire Transistor
    Chang, You-Tai
    Li, Pei-Wen
    Lin, Horng-Chih
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 123 - 124