A 6-fJ/conversion-step 200-kSps asynchronous SAR ADC with attenuation capacitor in 130-nm CMOS

被引:0
作者
Stefano Brenna
Andrea Bonfanti
Andrea Leonardo Lacaita
机构
[1] Politecnico di Milano,Dipartimento di Elettronica, Informazione e Bioingeneria
来源
Analog Integrated Circuits and Signal Processing | 2014年 / 81卷
关键词
ADC; Analog-to-digital conversion; Nonlinearity ; Mismatch; Asynchronous logic; Successive approximation register;
D O I
暂无
中图分类号
学科分类号
摘要
The conventional binary weighted array successive approximation register (SAR) analog-to-digital converter (ADC) is the common topology adopted to achieve high efficiency conversion, i.e. with less than 10 fJ/conversion-step, even if it requires extra effort to design and simulate full custom fF or sub-fF capacitors. This paper presents the design and the optimization of an asynchronous fully-differential SAR ADC with attenuation capacitor achieving an efficiency similar to conventional binary weighted array converters but adopting standard MiM capacitors. A monotonic switching algorithm further reduces the capacitive array consumption while an asynchronous and fully-differential dynamic logic minimizes the digital power consumption. The 10-bit converter prototype has been fabricated in a standard 0.13-μm CMOS technology. At a 0.5-V supply and 200-kSps sampling frequency, the ADC achieves a SNDR of 52.6 dB, an ENOB of 8.45, and a power consumption of 420 nW, corresponding to a figure-of-merit (FOM) of 6 fJ/conversion-step. This efficiency is comparable to the best results published so far and it’s the lowest among ADCs in 130-nm or less scaled technology. The ADC core occupies an active area of only 0.045 mm2.
引用
收藏
页码:181 / 194
页数:13
相关论文
共 50 条
[11]  
Wang X(2012)Mismatch of lateral field metal-oxide-metal capacitors in 180 nm CMOS process IEEE Electronic Letters 48 286-287
[12]  
Philips K(2007)A 65-fj/conversion-step 0.9-V 200-kS/s rail-to-rail 8-bit successive approximation ADC IEEE Journal of Solid State Circuits 42 2161-2168
[13]  
Dolmans G(2012)An 8.38 fJ/conversion-step 0.6 V 8-b 4.35 MS/s aysnchronous SAR ADC in 65 nm CMOS Analog Integrated Circuits and Signal Processing 73 265-272
[14]  
de Groot H(2012)A 1.2 V 8-bit 1 MS/s SAR ADC with res-cap segment dac for temperature sensor in LTE Analog Integrated Circuits and Signal Processing 73 225-232
[15]  
Liu C(undefined)undefined undefined undefined undefined-undefined
[16]  
Chang S(undefined)undefined undefined undefined undefined-undefined
[17]  
Huang G(undefined)undefined undefined undefined undefined-undefined
[18]  
Lin Y(undefined)undefined undefined undefined undefined-undefined
[19]  
McCreary J(undefined)undefined undefined undefined undefined-undefined
[20]  
Gray P(undefined)undefined undefined undefined undefined-undefined