Domino Logic Keeper Circuit Design Techniques: A Review

被引:0
|
作者
Angeline A.A. [1 ]
Bhaaskaran V.S.K. [2 ]
机构
[1] Centre for Nanoelectronics and VLSI Design, Vellore Institute of Technology, TN, Chennai
[2] School of Electronics Engineering, Vellore Institute of Technology, TN, Chennai
关键词
Domino logic circuit; Dynamic circuit robustness; Keeper circuits; Leakage power in dynamic circuits; Noise gain margin; Static switching mechanisms;
D O I
10.1007/s40031-021-00668-5
中图分类号
学科分类号
摘要
Domino logic circuits occupy a prominent circuit design space in the VLSI regime. The primary attributes of the domino circuits, such as high-performance operation, lesser area and lower power consumption, are found to be limited by leakage current, charge sharing and process parameter variations. Various domino logic structures have been presented in the literature to cater to the threats and thereby improve the performance. These design solutions of domino logic are found oriented toward reduction in leakage current, lowering static and dynamic power dissipation, prevention of charge sharing, increase in operating speed and robustness. These metrics are normally achieved through better keeper control mechanism or by restructuring the pull down network or by reducing the redundant switching transitions of the output. This paper sketches the domino logic style-keeper circuit designs found in the literature and reviews them in terms of the techniques employed for performance improvement. These reconfigurations of the basic domino logic circuit keeper structure reports high performance with reduced power consumption and/or improved robustness. The circuit designs and analysis have been carried out using Cadence® Virtuoso using 180 nm technology library. © 2021, The Institution of Engineers (India).
引用
收藏
页码:669 / 679
页数:10
相关论文
共 50 条
  • [1] Power Efficient LCR Dual Keeper Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 61 - 69
  • [2] Design of Process Variation Tolerant Domino Logic Keeper Architecture
    Padhi, Shyamali
    Angeline, Anita A.
    Bhaaskaran, Kanchana V. S.
    2017 INTERNATIONAL CONFERENCE ON NEXTGEN ELECTRONIC TECHNOLOGIES: SILICON TO SOFTWARE (ICNETS2), 2017, : 301 - 308
  • [3] Clock Delayed Dual Keeper Semi Dynamic Inverter Domino Logic Circuit
    Deo, Manish
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2020, 15 (1-2): : 53 - 59
  • [4] Review on Domino Logic Techniques for High Speed Low-Power Logic Circuit Application
    Bala, T. Vinoth
    Rishi, P. L.
    Sharuya, R.
    Subashree, N.
    Sneha, M.
    Sabarikannan, M. M.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 968 - 971
  • [5] A variation resilient keeper design for high performance domino logic applications
    Kandpal, Jyoti
    Pokhrel, Tika Ram
    Saini, Shalu
    Majumder, Alak
    INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 1 - 9
  • [6] A double capacitive body biased circuit for high performance domino logic with CMOS keeper
    Tung, H. T.
    Thang, N., V
    Khanh, P. X.
    Kim, S. W.
    2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2006, : 379 - +
  • [7] Domino logic with variable threshold voltage keeper
    Kursun, V
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (06) : 1080 - 1093
  • [8] Speed enhancement techniques for Clock-Delayed Dual Keeper Domino logic style
    Angeline, A. Anita
    Bhaaskaran, V. S. Kanchana
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2020, 107 (08) : 1239 - 1253
  • [9] Domino logic with an efficient variable threshold voltage keeper
    Amirabadi, A
    Mortazavi, Y
    Moezzi-Madani, N
    Afzali-Kusha, A
    Nourani, A
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1674 - 1677
  • [10] Dynamic Circuit Techniques in Deep Submicron Technologies:: Domino Logic reconsidered
    Cornelius, Claas
    Koeppe, Siegmar
    Timmermann, Dirk
    2006 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2006, : 53 - +