1-Bit FinFET Carry Cells for Low Voltage High-Speed Digital Signal Processing Applications

被引:0
|
作者
Chandra Shaker Pittala
Vallabhuni Vijay
B. Naresh Kumar Reddy
机构
[1] MLR Institute of Technology,Department of Electronics and Communication Engineering
[2] Institute of Aeronautical Engineering,Department of Electronics and Communication Engineering
[3] Digital University Kerala (Former IIITM-Kerala),School of Electronics Systems and Automation
来源
Silicon | 2023年 / 15卷
关键词
Adders; Digital circuits; FinFET circuits; Full adder circuit; Power delay product;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, new high speed and low voltage 1-bit FinFET full adder carry cells are proposed for multi-bit arithmetic applications used in Digital Signal Processing (DSP) architectures. The full adder carry cells are important blocks for producing all arithmetic results such as multiplication, subtraction and addition. The main purpose of this work is to decrease the propagation delay and total power dissipation of the full adder circuit in multi-bit adder applications. Similarly, the proposed carry circuits also reduce the total chip area as it requires few transistors to perform the carry operation. Carry cell, XOR gate and sum circuit are used to produce the full adder operation. This article also presents eight new full adder circuits based on the new carry circuit designs. FinFET 18 nm technology used to design and test the proposed carry and full adder circuits with 0.5 V supply voltage. Cadence virtuoso model parameters have been used to design and test the proposed and existing designs in the literature. Several simulation results indicate that the proposed circuits outperform standard full adders in terms of power delay product (PDP), delay and power. The 8-bit Ripple Carry Adder (RCA) circuit was also designed to verify the functionality of the proposed carry and full adder circuits. When compared to existing full adder circuits based RCAs, the proposed full adder circuits based RCA results were found to be with less delay. All the proposed and existing circuits are investigated in terms of delay, power and PDP with different output load capacitances and supply voltages.
引用
收藏
页码:713 / 724
页数:11
相关论文
共 50 条
  • [41] MODULAR, HIGH-SPEED SERIAL PIPELINE MULTIPLIER FOR DIGITAL SIGNAL-PROCESSING
    BALDWIN, GL
    MORRIS, BL
    FRASER, DB
    TRETOLA, AR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (03) : 400 - 408
  • [42] A HIGH-SPEED DIGITAL-FILTER LSI FOR VIDEO SIGNAL-PROCESSING
    ABE, M
    KOKUBUN, H
    AIDA, T
    GOTO, K
    KOBAYASHI, KI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) : 396 - 402
  • [43] A NEW APPROACH TO HIGH-SPEED DIGITAL SIGNAL-PROCESSING BASED ON MICROPROGRAMMING
    SEKIGUCHI, K
    ISHIZAKA, K
    MATSUDAIRA, TK
    NAKAJIMA, N
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 1983, 31 (7-8): : 517 - 522
  • [44] DESIGN AND VLSI IMPLEMENTATION OF EFFICIENT SYSTOLIC ARRAY ARCHITECTURES FOR HIGH-SPEED DIGITAL SIGNAL-PROCESSING APPLICATIONS
    POORNAIAH, DV
    AHMAD, MO
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING IV, PTS 1-3, 1989, 1199 : 1072 - 1083
  • [45] Embedded high-speed data acquisition and Digital Signal Processing platform for Digital Ultrasound Imaging
    Eldeeb, Rania M.
    Elkholy, Dina S.
    Kadah, Yasser M.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 1027 - 1028
  • [46] Evaluation of high-speed and large-capacity RFID inventory method using 1-BIT flag
    Kameda, Suguru
    Fukuyo, Satoru
    Yamaguchi, Atsuyoshi
    Oguma, Hiroshi
    Nakase, Hiroyuki
    Takagi, Tadashi
    Tsubouchi, Kazuo
    2007 IEEE 18TH INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOLS 1-9, 2007, : 624 - 628
  • [47] Effects of interline coupling on bit error rate for high-speed digital signal propagation on PCB
    Ng, CS
    Yeo, TS
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1998, 45 (02) : 362 - 364
  • [48] Effects of interline coupling on bit error rate for high-speed digital signal propagation on PCB
    Natl Univ of Singapore, Singapore, Singapore
    IEEE Trans Ind Electron, 2 (362-364):
  • [49] Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology
    Yadav, Ashish
    Shrivastava, Bhawna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [50] Low voltage high performance CCII for analog signal processing applications
    Rajput, SS
    Jamuar, SS
    MICROELECTRONICS INTERNATIONAL, 2006, 23 (01) : 10 - 15