1-Bit FinFET Carry Cells for Low Voltage High-Speed Digital Signal Processing Applications

被引:0
|
作者
Chandra Shaker Pittala
Vallabhuni Vijay
B. Naresh Kumar Reddy
机构
[1] MLR Institute of Technology,Department of Electronics and Communication Engineering
[2] Institute of Aeronautical Engineering,Department of Electronics and Communication Engineering
[3] Digital University Kerala (Former IIITM-Kerala),School of Electronics Systems and Automation
来源
Silicon | 2023年 / 15卷
关键词
Adders; Digital circuits; FinFET circuits; Full adder circuit; Power delay product;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, new high speed and low voltage 1-bit FinFET full adder carry cells are proposed for multi-bit arithmetic applications used in Digital Signal Processing (DSP) architectures. The full adder carry cells are important blocks for producing all arithmetic results such as multiplication, subtraction and addition. The main purpose of this work is to decrease the propagation delay and total power dissipation of the full adder circuit in multi-bit adder applications. Similarly, the proposed carry circuits also reduce the total chip area as it requires few transistors to perform the carry operation. Carry cell, XOR gate and sum circuit are used to produce the full adder operation. This article also presents eight new full adder circuits based on the new carry circuit designs. FinFET 18 nm technology used to design and test the proposed carry and full adder circuits with 0.5 V supply voltage. Cadence virtuoso model parameters have been used to design and test the proposed and existing designs in the literature. Several simulation results indicate that the proposed circuits outperform standard full adders in terms of power delay product (PDP), delay and power. The 8-bit Ripple Carry Adder (RCA) circuit was also designed to verify the functionality of the proposed carry and full adder circuits. When compared to existing full adder circuits based RCAs, the proposed full adder circuits based RCA results were found to be with less delay. All the proposed and existing circuits are investigated in terms of delay, power and PDP with different output load capacitances and supply voltages.
引用
收藏
页码:713 / 724
页数:11
相关论文
共 50 条
  • [1] 1-Bit FinFET Carry Cells for Low Voltage High-Speed Digital Signal Processing Applications
    Pittala, Chandra Shaker
    Vijay, Vallabhuni
    Reddy, B. Naresh Kumar
    SILICON, 2023, 15 (02) : 713 - 724
  • [2] Low Voltage, High Speed FinFET Based 1-BIT BBL-PT Full Adders
    Nagateja, T.
    Rao, T. Venkata
    Srinivasulu, Avireni
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1247 - 1251
  • [3] Design and analysis of low power high-speed 1-bit full adder cells for VLSI applications
    Tirumalasetty, Venkata Rao
    Machupalli, Madhusudhan Reddy
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2019, 106 (04) : 521 - 536
  • [4] Evaluation Method by High-Speed 1-Bit Stream for Digital Audio System
    Tsuge, Kenta
    Okuma, Kazuya
    Hirano, Satoshi
    Goto, Tomio
    2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [5] Improved matrix multiplier design for high-speed digital signal processing applications
    Saha, Prabir
    Banerjee, Arindam
    Bhattacharyya, Partha
    Dandapat, Anup
    IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 27 - 37
  • [6] Low-Power High-Speed Double Gate 1-bit Full Adder Cell
    Kumar, Raushan
    Roy, Sahadev
    Bhunia, C. T.
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (04) : 329 - 334
  • [7] Design of high-speed high-accuracy current copiers for low-voltage analog signal processing applications
    Huang, RY
    Wey, CL
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (12): : 836 - 839
  • [8] HIGH-SPEED DIGITAL SIGNAL-PROCESSING AND CONTROL
    GOODWIN, GC
    MIDDLETON, RH
    POOR, HV
    PROCEEDINGS OF THE IEEE, 1992, 80 (02) : 240 - 259
  • [9] Digital Signal Processing for High-Speed THz Communications
    YU Jianjun
    WEI Yi
    ChineseJournalofElectronics, 2022, 31 (03) : 534 - 546
  • [10] Digital Signal Processing for High-Speed THz Communications
    Yu Jianjun
    Wei Yi
    CHINESE JOURNAL OF ELECTRONICS, 2022, 31 (03) : 534 - 546