Novel Optimum Parity-Preserving Reversible Multiplier Circuits

被引:0
|
作者
Ehsan PourAliAkbar
Keivan Navi
Majid Haghparast
Midia Reshadi
机构
[1] Islamic Azad University,Department of Computer Engineering, Science and Research Branch
[2] Shahid Beheshti University G. C.,Faculty of Computer Science and Engineering
[3] Islamic Azad University,Department of Computer Engineering, Yadegar
关键词
Reversible logic circuit; Reversible multiplier; Unsigned multiplier; Signed multiplier; Quantum computing; Parity preserving;
D O I
暂无
中图分类号
学科分类号
摘要
Reversible logic is considered as a basic requirement for designing quantum computers. Reversible circuits do not waste energy. The use of this logic in low-power complementary metal–oxide–semiconductor circuits, quantum computing, and DNA computing has rendered reversible logic integral in today’s technology. Multiplication is regarded as a major operation in the arithmetic. Herein, four optimized parity-preserving reversible signed and unsigned multiplier circuits are presented to reduce the QUANTUM COST of the circuits. The designs can be expanded to an N × N dimension. We prove that these multiplier circuits have lower QUANTUM COST, CONSTANT INPUTs, and GARBAGE OUTPUTs compared with previous studies.
引用
收藏
页码:5148 / 5168
页数:20
相关论文
共 50 条
  • [41] Parity-preserving light-matter system mediates effective two-body interactions
    Thi Ha Kyaw
    Allende, Sebastian
    Kwek, Leong-Chuan
    Romero, Guillermo
    QUANTUM SCIENCE AND TECHNOLOGY, 2017, 2 (02):
  • [42] The rank of the semigroup of order-, fence-, and parity-preserving partial injections on a finite set
    Sareeto, Apatsara
    Koppitz, Joerg
    ASIAN-EUROPEAN JOURNAL OF MATHEMATICS, 2023, 16 (12)
  • [43] Algebraic renormalization of parity-preserving QED3 coupled to scalar matter II:: broken case
    Del Cima, OM
    Franco, DHT
    Helayel-Neto, JA
    Piguet, O
    PHYSICS LETTERS B, 1998, 416 (3-4) : 402 - 408
  • [44] Design of a New Parity Preserving Reversible Full Adder
    Haghparast, Majid
    Shoaei, Soghra
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (01)
  • [45] On the ultraviolet finiteness of parity-preserving U(1) x U(1) massive QED3
    De Lima, W. B.
    Del Cima, O. M.
    Miranda, E. S.
    ANNALS OF PHYSICS, 2021, 430
  • [46] Evolving reversible circuits for the even-parity problem
    Oltean, M
    APPLICATIONS OF EVOLUTIONARY COMPUTING, PROCEEDINGS, 2005, 3449 : 225 - 234
  • [47] Renormalization of the N=1 Abelian super-Chern-Simons theory coupled to parity-preserving matter
    Colatto, LP
    De Andrade, MA
    Del Cima, OM
    Franco, DHT
    Helayel-Neto, JA
    Piguet, O
    JOURNAL OF PHYSICS G-NUCLEAR AND PARTICLE PHYSICS, 1998, 24 (07) : 1301 - 1307
  • [48] A Novel Design of Reversible Multiplier Circuit
    Moallem, P.
    Ehsanpour, M.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2013, 26 (06): : 577 - 585
  • [49] PARITY-PRESERVING PAULI-VILLARS REGULARIZATION IN (2+1)-DIMENSIONAL GAUGE-MODELS
    BABOUKHADIA, LR
    KHELASHVILI, AA
    KIKNADZE, NA
    PHYSICS OF ATOMIC NUCLEI, 1995, 58 (09) : 1619 - 1621
  • [50] A Novel Reversible Synthesis of Array Multiplier
    Kole, Dipak K.
    Rahaman, Hafizur
    Das, Debesh Kumar
    Rakshit, Somnath
    Mondal, Sraboni
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,