Power side-channel leakage assessment and locating the exact sources of leakage at the early stages of ASIC design process

被引:0
|
作者
Vahhab Samadi Bokharaie
Ali Jahanian
机构
[1] Shahid Beheshti University,Faculty of Computer Science and Engineering
来源
关键词
Hardware security; Security assessment; Side-channel leakage;
D O I
暂无
中图分类号
学科分类号
摘要
Power Side-channel attacks are a serious class of attacks which targets the vulnerabilities in physical implementation of a design. One of the main challenges from the view of designers in the automated design flow is the lack of enough metrics, tools, and methods to automatically measure the level of security during the designing stages. Besides, current tools do not provide any hints or reports to the engineers about the locations or sources of side-channel vulnerabilities at pre-silicon deign stages. In this research, we will propose a framework called “PATCH”, which uses a statistical flow to precisely find the source nodes of the power side-channel leakage on any arbitrary register-transfer level (RTL) design. PATCH conducts security assessments on the design and reports its security status and vulnerable nets to the designer. This will provide flexibility to designers in order to apply required changes at early stages of the design process. Our results showed that PATCH can localize the sources of leakage in an efficient manner to be applicable in the ASIC design flow. In addition, it can optionally be accompanied with our Injection tool to automatically remediate leakage of information caused by vulnerable nets.
引用
收藏
页码:2219 / 2244
页数:25
相关论文
共 44 条
  • [1] Power side-channel leakage assessment and locating the exact sources of leakage at the early stages of ASIC design process
    Samadi Bokharaie, Vahhab
    Jahanian, Ali
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2219 - 2244
  • [2] A Survey of Side-Channel Leakage Assessment
    Wang, Yaru
    Tang, Ming
    ELECTRONICS, 2023, 12 (16)
  • [3] Test Vector Leakage Assessment Technique of Side-channel Power Information
    Zheng Z.
    Yan Y.
    Liu Y.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2023, 45 (09): : 3109 - 3117
  • [4] Holistic Power Side-Channel Leakage Assessment: Towards a Robust Multidimensional Metric
    Althoff, Alric
    Blackstone, Jeremy
    Kastner, Ryan
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [5] Power Side-Channel Leakage Assessment Framework at Register-Transfer Level
    Pundir, Nitin
    Park, Jungmin
    Farahmandi, Farimah
    Tehranipoor, Mark
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (09) : 1207 - 1218
  • [6] Improving Side-channel Leakage Assessment Using Pre-silicon Leakage Models
    Shanmugam, Dillibabu
    Schaumont, Patrick
    CONSTRUCTIVE SIDE-CHANNEL ANALYSIS AND SECURE DESIGN, COSADE 2023, 2023, 13979 : 105 - 124
  • [7] Leakage Assessment Methodology A Clear Roadmap for Side-Channel Evaluations
    Schneider, Tobias
    Moradi, Amir
    CRYPTOGRAPHIC HARDWARE AND EMBEDDED SYSTEMS - CHES 2015, 2015, 9293 : 495 - 513
  • [8] Side-channel leakage assessment metrics and methodologies at design cycle: A case study for a cryptosystem
    Bokharaie, V. Samadi
    Jahanian, A.
    JOURNAL OF INFORMATION SECURITY AND APPLICATIONS, 2020, 54
  • [9] Verification of Power-based Side-channel Leakage through Simulation
    Yao, Yuan
    Schaumont, Patrick
    Van Woudenberg, Jasper
    Breunesse, Cees-Bart
    Santillan, Edgar Mateos
    Stecyk, Steve
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1112 - 1115
  • [10] Implementation of Disassembler on Microcontroller Using Side-Channel Power Consumption Leakage
    Bae, Daehyeon
    Ha, Jaecheol
    SENSORS, 2022, 22 (15)