Hardware architecture design for real-time SIFT extraction with reduced memory usage

被引:0
作者
Tsung-Han Tsai
Rui-Zhi Wang
Nai-Chieh Tung
机构
[1] National Central University,Department of Electronics Engineering
来源
Multimedia Tools and Applications | 2024年 / 83卷
关键词
Real-time; Key-point; Object recognition; Gaussian pyramid; Low memory VLSI design;
D O I
暂无
中图分类号
学科分类号
摘要
Scale-invariant feature transform (SIFT) is considered one of the best algorithms to get feature points in an image. It maintains the accuracy in results even in image scaling, rotation, deformation, and light changes. However, memory requirements are the bottleneck to achieving real-time performance as SIFT has high computation complexity. Therefore, this paper has proposed the improved hardware architecture of the scale-invariant feature transform (SIFT) algorithm. The Gaussian pyramid is constructed using parallel operations instead of the original cascade operation to reduce memory requirements. Coordinate Rotation Digital Computer (CORDIC) has been adapted to perform trigonometric operations to reduce computational complexity. The ASIC design has been implemented using TSMC 90 nm technology. The system can achieve the performance of 35.6 FPS for an image resolution of 1280 × 720 while using only 237.4 Kbit of memory.
引用
收藏
页码:6297 / 6317
页数:20
相关论文
共 69 条
[1]  
Acharya KA(2018)A real-time implementation of SIFT using GPU J Real-Time Image Proc 14 267-277
[2]  
VenkateshBabu R(2008)A Parallel Hardware Architecture for Scale and Rotation Invariant Feature Detection IEEE Trans Circuits Syst Video Technol 18 1703-1712
[3]  
Vadhiyar SS(1986)A computatuinal approach to edge detection IEEE Trans Pattern Anal Mach Intell 8 679-698
[4]  
Bonato V(2013)Fast sift design for real-time visual feature extraction IEEE Trans Image Process 22 3158-3167
[5]  
Marques E(2020)All-hardware SIFT implementation for real-time VGA images feature extraction J Real-Time Image Proc 17 371-382
[6]  
Constantinides G(2011)Multiple object tracking using SIFT features and location matching Int J Smart Home 5 17-26
[7]  
Canny J(2012)High-performance SIFT hardware accelerator for real-time image feature extraction IEEE Trans Circuits Syst Video Technol 22 340-351
[8]  
Chiu L-C(2014)Toward multi-gigabit wireless: Design of high-throughput MIMO detectors with hardware-efficient architecture IEEE Trans Circuits Syst I Reg Papers 61 613-624
[9]  
Chang T-S(2014)SIFT hardware implementation for real-time image feature extraction IEEE Trans Circuits Syst Video Technol 24 1209-1220
[10]  
Chen J-Y(2021)A Full-Featured FPGA-Based Pipelined Architecture for SIFT Extraction IEEE Access 9 128564-128573