High Performance VLSI Architecture for Three-Step Search Algorithm

被引:0
|
作者
Rohan Mukherjee
Keyur Sheth
Anindya Sundar Dhar
Indrajit Chakrabarti
Somnath Sengupta
机构
[1] Indian Institute of Technology Kharagpur,Department of Electronics and Electrical Communication Engineering
关键词
Motion estimation; Three-step search algorithm; VLSI architecture; Memory addressing;
D O I
暂无
中图分类号
学科分类号
摘要
Motion estimation is the most computationally intensive part of any video coding standard. The three-step search algorithm is a popular fast search technique to reduce complexity in motion estimation. In this paper, we propose a novel architecture for the three-step search technique that simplifies memory addressing and reduces hardware complexity. The proposed architecture minimizes the area while maintaining the speed requirements for real-time video processing. Implemented in Verilog HDL on Virtex-5 technology and synthesized using Xilinx ISE Design Suite 14.1, the critical path in the hardware is 6.536 ns and the equivalent area is calculated to be 2.3 K gate equivalent.
引用
收藏
页码:1595 / 1612
页数:17
相关论文
共 50 条
  • [1] High Performance VLSI Architecture for Three-Step Search Algorithm
    Mukherjee, Rohan
    Sheth, Keyur
    Dhar, Anindya Sundar
    Chakrabarti, Indrajit
    Sengupta, Somnath
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (05) : 1595 - 1612
  • [2] An efficient VLSI architecture for new three-step search algorithm
    He, ZL
    Liou, ML
    Chan, PCH
    Li, R
    38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1228 - 1231
  • [3] An Efficient VLSI Architecture of the Enhanced Three Step Search Algorithm
    Biswas B.
    Mukherjee R.
    Saha P.
    Chakrabarti I.
    Journal of The Institution of Engineers (India): Series B, 2016, 97 (3) : 303 - 309
  • [4] VLSI architecture for multi-resolution three step search algorithm
    Sarma, M
    Samanta, D
    Dhar, AS
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 918 - 921
  • [5] An Efficient VLSI Architecture for Motion Estimation using New Three Step Search Algorithm
    Biswas, Baishik
    Mukherjee, Rohan
    Chakrabarti, Indrajit
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [6] An improved three-step hierarchical motion estimation algorithm and its cost-effective VLSI architecture
    Yin, Hai Bing
    Xia, Zhe Lei
    Lou, Xi Zhong
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2007, 2007, 4810 : 822 - 830
  • [7] An Effective Three-step Search Algorithm for Motion Estimation
    Sun Ning-ning
    Fan Chao
    Xia Xu
    2009 IEEE INTERNATIONAL SYMPOSIUM ON IT IN MEDICINE & EDUCATION, VOLS 1 AND 2, PROCEEDINGS, 2009, : 400 - 403
  • [8] An efficient three-step search algorithm for block motion estimation
    Jing, X
    Chau, LP
    IEEE TRANSACTIONS ON MULTIMEDIA, 2004, 6 (03) : 435 - 438
  • [9] A High Performance VLSI Architecture for Fast Two-Step Search Algorithm for Sub-Pixel Motion Estimation
    Chatterjee, Sumit K.
    Chakrabarti, Indrajit
    2009 INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES, 2009, : 205 - 208
  • [10] Reused SAD for partial search area in efficient three-step search algorithm
    Su, Chung-Yen
    Hsu, Yi-Pin
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2007, 30 (03) : 537 - 543