On Design of Parity Preserving Reversible Adder Circuits

被引:0
|
作者
Majid Haghparast
Ali Bolhassani
机构
[1] Islamic Azad University,Department of Computer Engineering, Yadegar
[2] Islamic Azad University,e
关键词
Theoretical physics; Quantum reversible logic gates; Parity preserving reversible blocks; Full adder; Compressor; Binary to BCD converter; BCD adder;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper novel parity preserving reversible logic blocks are presented and verified. Then, we present cost-effective parity preserving reversible implementations of Full Adder, 4:2 Compressor, Binary to BCD converter, and BCD adder using these blocks. The proposed parity preserving reversible BCD adder is designed by cascading the presented 4-digit parity preserving reversible Full Adder and a parity preserving reversible Binary to BCD Converter. In this design, instead of realizing the detection and correction unit, we design a Binary to BCD converter that its inputs are the output of parity preserving binary adder, and its output is a parity preserving BCD digit. In addition, several theorems on the numbers of garbage outputs, constant inputs, quantum cost and delay of the designs have been presented to show its optimality. In the presented circuits, the delay and the quantum cost are reduced by deriving designs based on the proposed parity preserving reversible blocks. The advantages of the proposed designs over the existing ones are quantitatively described and analysed. All the scales are in the Nano-metric area.
引用
收藏
页码:5118 / 5135
页数:17
相关论文
共 50 条
  • [21] A new design of parity-preserving reversible multipliers based on multiple-control toffoli synthesis targeting emerging quantum circuits
    Mojtaba Noorallahzadeh
    Mohammad Mosleh
    Kamalika Datta
    Frontiers of Computer Science, 2024, 18
  • [22] An optimal design of conservative efficient reversible parity logic circuits using QCA
    Bahar A.N.
    Ahmad F.
    Nahid N.M.
    Kamrul Hassan M.
    Abdullah-Al-Shafi M.
    Ahmed K.
    International Journal of Information Technology, 2019, 11 (4) : 785 - 794
  • [23] Designing of Parity Preserving Reversible Vedic Multiplier
    Meysam Rashno
    Majid Haghparast
    Mohammad Mosleh
    International Journal of Theoretical Physics, 2021, 60 : 3024 - 3040
  • [24] Designing of Parity Preserving Reversible Vedic Multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2021, 60 (08) : 3024 - 3040
  • [25] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Asma Taheri Monfared
    Majid Haghparast
    Kamalika Datta
    International Journal of Theoretical Physics, 2019, 58 : 2184 - 2199
  • [26] Quaternary Quantum/Reversible Half-Adder, Full-Adder, Parallel Adder and Parallel Adder/Subtractor Circuits
    Monfared, Asma Taheri
    Haghparast, Majid
    Datta, Kamalika
    INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 2019, 58 (07) : 2184 - 2199
  • [27] Design of Optimized Reversible Binary Adder/Subtractor and BCD Adder
    Nagamani, A. N.
    Ashwin, S.
    Agrawal, Vinod Kumar
    2014 INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING AND INFORMATICS (IC3I), 2014, : 774 - 779
  • [28] A New Reversible Design of BCD Adder
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 1180 - 1183
  • [29] Evolutionary Design of Reversible Digital Circuits using IMEP The case of the Even Parity Problem
    Hadjam, Fatima Z.
    Moraga, Claudio
    2010 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2010,
  • [30] Efficient adder circuits based on a conservative reversible logic gate
    Bruce, JW
    Thornton, MA
    Shivakumaraiah, L
    Kokate, PS
    Li, X
    ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 83 - 88