Low-Power Finite Impulse Response (FIR) Filter Design Using Two-Dimensional Logarithmic Number System (2DLNS) Representations

被引:0
作者
Mahzad Azarmehr
Majid Ahmadi
机构
[1] University of Windsor,Department of Electrical and Computer Engineering
来源
Circuits, Systems, and Signal Processing | 2012年 / 31卷
关键词
FIR filters; Multi-Dimensional Logarithmic Number System (MDLNS); Low-power; High-speed;
D O I
暂无
中图分类号
学科分类号
摘要
In most real-time DSP applications, high performance is a prime target. Here, performance may be interpreted as a combination of higher speed, lower power consumption, sufficient precision, and VLSI area efficiency. It has been experienced that efficient digital multiplication is a prerequisite for high-speed DSP applications. The MDLNS, which has similar properties to the classical LNS, is an alternative approach to conventional number systems for performing multiplication, through using parallel small adders. In addition, by applying recursive multiplication scheme, larger word length multiplication can be performed by use of several small multipliers. The concept of recursive multiplication can be applied to 2DLNS structures, resulting in more efficient digital multipliers. In this work, the recursive 2DLNS-based multipliers have been applied to FIR filter design. These applications demonstrate the superiority of our architectures in terms of VLSI area and power consumption.
引用
收藏
页码:2075 / 2091
页数:16
相关论文
共 20 条
  • [1] Azarmehr M.(2010)High-speed and low-power reconfigurable architectures of 2-digit two-dimensional logarithmic number system-based recursive multipliers IET Circuits Devices Syst. 4 374-381
  • [2] Ahmadi M.(1998)A Recursive fast multiplier Conf. Rec. - Asilomar Conf. Signals, Syst. Comput. 1 197-201
  • [3] Jullien G.A.(2002)Digital filtering using the multidimensional logarithmic number system Adv. Signal. Process. Algorithm Archit. Implement. 4791 412-423
  • [4] Muscedere R.(2008)Improving 2D-log-number-system representations by use of an optimal base EURASIP J. Adv. Signal Process. 2008 257-271
  • [5] Danysh A.N.(2005)Efficient techniques for binary-to-multidigit multidimensional logarithmic number system conversion using range addressable look-up tables IEEE Trans. Comput. 54 3015-3025
  • [6] Swartzlander E.E.(2005)A low-power two-digit multi-dimensional logarithmic number system filterbank architecture for a digital hearing aid’ EURASIP J. Appl. Signal Process. 18 22-29
  • [7] Dimitrov V.(2001)Considering the alternatives in low-power design IEEE Circuits Devices Mag. 17 undefined-undefined
  • [8] Jullien G.(undefined)undefined undefined undefined undefined-undefined
  • [9] Walus K.(undefined)undefined undefined undefined undefined-undefined
  • [10] Muscedere R.(undefined)undefined undefined undefined undefined-undefined