Efficient Algorithm and Architecture of Critical-Band Transform for Low-Power Speech Applications

被引:0
|
作者
Chao Wang
Woon-Seng Gan
机构
[1] Nanyang Technological University,Center for Signal Processing, School of Electrical and Electronic Engineering
[2] Nanyang Technological University,Digital Signal Processing Lab, School of Electrical and Electronic Engineering
来源
EURASIP Journal on Advances in Signal Processing | / 2007卷
关键词
Bark; Supply Voltage; Parallel Processing; Efficient Algorithm; Power Dissipation;
D O I
暂无
中图分类号
学科分类号
摘要
An efficient algorithm and its corresponding VLSI architecture for the critical-band transform (CBT) are developed to approximate the critical-band filtering of the human ear. The CBT consists of a constant-bandwidth transform in the lower frequency range and a Brown constant-[inline-graphic not available: see fulltext] transform (CQT) in the higher frequency range. The corresponding VLSI architecture is proposed to achieve significant power efficiency by reducing the computational complexity, using pipeline and parallel processing, and applying the supply voltage scaling technique. A 21-band Bark scale CBT processor with a sampling rate of 16 kHz is designed and simulated. Simulation results verify its suitability for performing short-time spectral analysis on speech. It has a better fitting on the human ear critical-band analysis, significantly fewer computations, and therefore is more energy-efficient than other methods. With a 0.35[inline-graphic not available: see fulltext]m CMOS technology, it calculates a 160-point speech in 4.99 milliseconds at 234 kHz. The power dissipation is 15.6[inline-graphic not available: see fulltext]W at 1.1 V. It achieves 82.1[inline-graphic not available: see fulltext] power reduction as compared to a benchmark 256-point FFT processor.
引用
收藏
相关论文
共 14 条
  • [1] Efficient algorithm and architecture of critical-band transform for low-power speech applications
    Wang, Chao
    Gan, Woon-Seng
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2007, 2007 (1)
  • [2] DESIGN OF AN EFFICIENT PARALLEL COMPARATOR ARCHITECTURE FOR LOW POWER DELAY PRODUCT
    Gupta, Mangal Deep
    Chauhan, Rajeev Kumar
    ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2021, 19 (02) : 155 - 167
  • [3] Design and Analysis of Multiple Port Memory Architecture for Low Power Applications
    Subhashini, T.
    Kamaraju, M.
    Babulu, K.
    2018 CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2018, : 210 - 214
  • [4] Fast motion estimation algorithm and low-power CMOS motion estimator for MPEG encoding
    Enomoto, T
    Kotabe, A
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (04): : 535 - 545
  • [5] AREA EFFICIENT HIGH SPEED LOW POWER MULTIPLIER ARCHITECTURE FOR MULTIRATE FILTER DESIGN
    Mariammal, K.
    Rani, S. P. Joy Vasantha
    Kohila, T.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 109 - 116
  • [6] FPGA Implementation of A Power-Efficient and Low-Memory Capacity Turbo Decoding Architecture
    Zeng, Jie
    Zhan, Ming
    Shi, Yaqin
    2018 15TH ANNUAL IEEE INTERNATIONAL CONFERENCE ON SENSING, COMMUNICATION, AND NETWORKING (SECON), 2018, : 474 - 476
  • [7] Efficient Carry Select Adder using 0.12μm Technology for Low Power Applications
    Reddy, A. Ramakrishna
    Parvathi, M.
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 550 - 553
  • [8] A Temperature-Stable Low-Power Wide-Range CMOS Voltage Controlled Oscillator Design for Biomedical Applications
    Sakka, Zied
    Gargouri, Nadia
    Samet, Mounir
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (08)
  • [9] A Highly Robust and Low-Power Flip-Flop Cell With Complete Double-Node-Upset Tolerance for Aerospace Applications
    Yan, Aibin
    He, Yuting
    Niu, Xiaoxiao
    Cui, Jie
    Ni, Tianming
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    IEEE DESIGN & TEST, 2023, 40 (04) : 34 - 41
  • [10] A Sub-1V 115nA 0.35μm CMOS Voltage Reference for Ultra Low-Power Applications
    Ma, Haifeng
    Zhou, Feng
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1074 - 1077