Fast-Converging and Low-Power LDPC Decoding: Algorithm, Architecture, and VLSI Implementation

被引:0
|
作者
Saleh Usman
Mohammad M. Mansour
机构
[1] American University of Beirut,Department of Electrical and Computer Engineering
来源
关键词
Layered LDPC decoding; Interlaced message-passing of LDPC codes; Fast column message-passing; Low-power LDPC decoding; IEEE 802.11ad;
D O I
暂无
中图分类号
学科分类号
摘要
Low-latency and energy-efficient multi-Gbps LDPC decoding requires fast-converging iterative schedules. Hardware decoder architectures based on such schedules can achieve high throughput at low clock speeds, resulting in reduced power consumption and relaxed timing closure requirements for physical VLSI design. In this work, a fast column message-passing (FCMP) schedule for decoding LDPC codes is presented and investigated. FCMP converges in half the number of iterations compared to existing serial decoding schedules, has a significantly lower computational complexity than residual-belief-propagation (RBP)-based schedules, and consumes less power compared to state-of-the-art schedules. An FCMP decoder architecture supporting IEEE 802.11ad (WiGig) LDPC codes is presented. The decoder is fully pipelined to decode two frames with no idle cycles. The architecture is synthesized using the TSMC 40 nm and 65 nm CMOS technology nodes, and operates at a clock-frequency of 200 MHz. The decoder achieves a throughput of 8.4 Gbps, and it consumes 72 mW of power when synthesized using the 40 nm technology node. This results in an energy efficiency of 8.6 pJ/bit, which is the best-reported energy-efficiency in the literature for a WiGig LDPC decoder.
引用
收藏
页码:1271 / 1286
页数:15
相关论文
共 50 条
  • [1] Fast-Converging and Low-Power LDPC Decoding: Algorithm, Architecture, and VLSI Implementation
    Usman, Saleh
    Mansour, Mohammad M.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (11): : 1271 - 1286
  • [2] A low-power VLSI architecture for turbo decoding
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 366 - 371
  • [3] Fast Converging ADMM-Penalized Algorithm for LDPC Decoding
    Debbabi, Imen
    Le Gal, Bertrand
    Khouja, Nadia
    Tlili, Fethi
    Jego, Christophe
    IEEE COMMUNICATIONS LETTERS, 2016, 20 (04) : 648 - 651
  • [4] Fast-Converging Flipping Rules for Symbol Flipping Decoding of Non-Binary LDPC Codes
    Zhao, Zhanzhan
    Jiao, Xiaopeng
    Mu, Jianjun
    He, Yu-Cheng
    Guo, Junjun
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2019, E102A (07) : 930 - 933
  • [5] A fast, low-power logarithm approximation with CMOS VLSI implementation
    SanGregory, SL
    Brothers, C
    Gallagher, D
    Siferd, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 388 - 391
  • [6] Low-power VLSI decoder architectures for LDPC codes
    Mansour, MM
    Shanbhag, NR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 284 - 289
  • [7] FAST-CONVERGING EQUALIZER ALGORITHM FOR DIGITAL COMMUNICATION
    TACHIBANA, M
    SATA, H
    NEC RESEARCH & DEVELOPMENT, 1973, (28): : 100 - 109
  • [8] Low-Power LDPC-CC Decoding Architecture Based on the Integration of Memory Banks
    Yoo, Injae
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (09) : 1057 - 1061
  • [9] Low-Power LDPC Decoding Based on Iteration Prediction
    Zhang, Xinmiao
    Cai, Fang
    Shi, C. J. Richard
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [10] A low-power VLSI architecture for the Viterbi decoder
    Ju, WS
    Shieh, MD
    Sheu, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1201 - 1204