Efficient clustering and simulated annealing approach for circuit partitioning

被引:1
作者
Singh Gill S. [1 ]
Chandel R. [2 ]
Kumar Chandel A. [2 ]
机构
[1] Department of Electronics and Communication Engineering, Guru Nanak Dev Engineering College
[2] National Institute of Technology
关键词
Cut size; Interconnections; Non polynomial hard; Partitioning; Simulated annealing; Very large scale integration (VLSI) design;
D O I
10.1007/s12204-011-1138-z
中图分类号
学科分类号
摘要
Circuit net list bipartitioning using simulated annealing technique has been proposed in the paper. The method converges asymptotically and probabilistically to global optimization. The circuit net list is partitioned into two partitions such that the number of interconnections between the partitions is minimized. The proposed method begins with an innovative clustering technique to obtain a good initial solution. Results obtained show the versatility of the proposed method in solving non polynomial hard problems of circuit net list partitioning and show an improvement over those available in literature. © 2011 Shanghai Jiaotong University and Springer-Verlag Berlin Heidelberg.
引用
收藏
页码:708 / 712
页数:4
相关论文
共 50 条