Surface Potential and Drain Current 2D Analytical Modeling of Low Power Double Gate Tunnel FET

被引:0
|
作者
Dhruv Garg
Girish Wadhwa
Shailendra Singh
Ashish Raman
Balwinder Raj
机构
[1] NIT Jalandhar,Nanoelectronics Research Lab, Department of ECE
[2] National Institute of Technical Teachers Training and Research Chandigarh,undefined
来源
Transactions on Electrical and Electronic Materials | 2021年 / 22卷
关键词
Tunnel FET; Analytical model; Band gap widening; Cardinal elements; Dual modulation effects;
D O I
暂无
中图分类号
学科分类号
摘要
This submitted work presents the 2-dimensional analytical modeling of Tunnel FET’s in consideration with the inherent properties of dual modulation effect. This effect explains the concept of regulating both gate and also the drain terminal biasing voltage on device surface potential and hence on the tunneling drain current model, which uses the device surface potential modeling as basis of deriving the TFET current model. The model is developed using basic 2-D Poisson’s equation. This analytical model embraces both the biasing voltage effect at gate and drain terminal respectively. The results procured from the submitted work are in perfect agreement with TCAD simulations results and depletion width of various regions defined in TFET is accurate and can also be explained theoretically.
引用
收藏
页码:764 / 773
页数:9
相关论文
共 33 条
  • [11] A 2-D Analytical Model for Double-Gate Tunnel FETs
    Gholizadeh, Mahdi
    Hosseini, Seyed Ebrahim
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) : 1494 - 1500
  • [12] Improved analytical model of surface potential with modified boundary conditions for double gate tunnel FETs
    Lu, Bin
    Lu, Hongliang
    Zhang, Yuming
    Zhang, Yimen
    Cui, Xiaoran
    Jin, Chengji
    Liu, Chen
    MICROELECTRONICS RELIABILITY, 2017, 79 : 231 - 238
  • [13] Circuit Level Implementation of Negative Capacitance Source Pocket Double Gate Tunnel FET for Low Power Applications
    Babu, K. Murali Chandra
    Goel, Ekta
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2024, 13 (05)
  • [14] Study of A Heterojunction Double Gate Ferroelectric p-n-i-n Tunnel FET combining analytical modeling and TCAD simulation
    Das, Shib Sankar
    Ghosh, Sudipta
    Sarkar, Subir Kumar
    MICRO AND NANOSTRUCTURES, 2024, 196
  • [15] A 2D Analytical Modeling and Simulation of Double Halo Triple Material Surrounding Gate (DH-TMSG) MOSFET
    P. Suveetha Dhanaselvam
    P. Vimala
    T. S. Arun Samuel
    Silicon, 2021, 13 : 2631 - 2637
  • [16] A 2D Analytical Modeling and Simulation of Double Halo Triple Material Surrounding Gate (DH-TMSG) MOSFET
    Dhanaselvam, P. Suveetha
    Vimala, P.
    Samuel, T. S. Arun
    SILICON, 2021, 13 (08) : 2631 - 2637
  • [17] 2-D Analytical Drain Current Model of Double-Gate Heterojunction TFETs With a SiO2/HfO2 Stacked Gate-Oxide Structure
    Kumar, Sanjay
    Singh, Kunal
    Chander, Sweta
    Goel, Ekta
    Singh, Prince Kumar
    Baral, Kamalaksha
    Singh, Balraj
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 331 - 338
  • [18] A Comparison of Analytical Modeling of Double Gate and Dual material Double Gate TFETs with high-K Stacked Gate-Oxide Structure for Low power Applications
    Dharshana, V.
    Fathima, A. Yasmina
    Harinie, S.
    Priamvatha, S. M. Bharathi
    Ajitha, V.
    Balamurugan, N. B.
    2018 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2018, : 92 - 96
  • [19] A surface-potential based drain current model for short-channel symmetric double-gate junctionless transistor
    Baruah, Ratul Kumar
    Paily, Roy P.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (01) : 45 - 52
  • [20] A surface-potential based drain current model for short-channel symmetric double-gate junctionless transistor
    Ratul Kumar Baruah
    Roy P. Paily
    Journal of Computational Electronics, 2016, 15 : 45 - 52