Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material

被引:0
|
作者
Himanshu Sharma
Karmjit Singh Sandha
机构
[1] Thapar Institute of Engineering and Technology,Department of ECE
来源
Journal of Electronic Materials | 2019年 / 48卷
关键词
Mean free path (MFP); multilayer GNR (MLGNR); PDP; temperature;
D O I
暂无
中图分类号
学科分类号
摘要
In this study, a thermally aware electrical equivalent single conductor along with an analytical model to evaluate the parasitic parameters of multilayer graphene nanoribbon (MLGNR) as an on-chip very-large-scale integration interconnect is proposed and its performance is analyzed in terms of delay, power dissipation, and power delay product (PDP) with variable temperatures ranging from 200 K to 500 K for 32 nm, 22 nm, and 16 nm technology nodes. It was observed that with a rise in the temperature, there is a sharp decrease in the mean free path of the GNR interconnect, which further dominates its own resistance at variable global lengths (500–2000 μm) for all three technology nodes. The Simulation Program with Integrated Circuit Emphasis (SPICE) simulation tool is used to estimate and compare the performance of MLGNR in terms of signal delay, power dissipation, and PDP for three different technology nodes. It is revealed from the results that the propagation delay and PDP increase with increasing temperature. A similar analysis was also done for the copper interconnect and it was found that the MLGNR gives better performance in terms of delay, power dissipation, and PDP, at long interconnects (2000 μm) over a temperature range of 200–500 K for deep submicron technology nodes (32 nm, 22 nm, and 16 nm).
引用
收藏
页码:4902 / 4912
页数:10
相关论文
共 50 条
  • [1] Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material
    Sharma, Himanshu
    Sandha, Karmjit Singh
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (08) : 4902 - 4912
  • [2] Thermally-aware circuit model and performance analysis of MLGNR for nano-interconnect application
    Sharma, Himanshu
    Sandha, Karmjit Singh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 120 (01) : 71 - 81
  • [3] A Survey Addressing on High Performance On-Chip VLSI Interconnect
    Yousuff, C. Mohamed
    Hasan, V. Mohamed Yousuf
    Galib, M. R. Khan
    INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2013, 59 (03) : 307 - 312
  • [4] Modeling and Performance Analysis of Multilayer Zigzag Graphene Nanoribbon (zz-MLGNR) Interconnect for VLSI Application
    Meem, Monjurul Feeroz
    Ash-Saki, Abdullah
    2016 5TH INTERNATIONAL CONFERENCE ON INFORMATICS, ELECTRONICS AND VISION (ICIEV), 2016, : 641 - 645
  • [5] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [6] Performance analysis of carbon nanotubes forfuture high-speed VLSI on-chip interconnect applications
    Kumar, Ch Praveen
    Rao, E. Sreenivasa
    Chandrasekhar, P.
    JOURNAL OF MECHANICS OF CONTINUA AND MATHEMATICAL SCIENCES, 2019, 14 (04): : 508 - 518
  • [7] First Principle Analysis of Borophene as an On-Chip Interconnect Material
    Agarawal, Vinod
    Dwivedi, Prabhat
    Poonia, Minakshi
    Kumar, Somesh
    NANO, 2024, 19 (12)
  • [8] Leakage-aware interconnect for on-chip network
    Tsai, YF
    Narayaynan, V
    Xie, Y
    Irwin, MJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 230 - 231
  • [9] Modeling magnetic coupling for on-chip interconnect
    Beattie, MW
    Pileggi, LT
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 335 - 340
  • [10] On-chip interconnect modeling by wire duplication
    Zhong, GA
    Koh, CK
    Roy, K
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 341 - 346