Realization of high-speed logic functions using heterojunction vertical TFET

被引:0
|
作者
Vikas Ambekar
Meena Panchore
机构
[1] National Institute of Technology,Department of Electronics and Communication Engineering
来源
Applied Physics A | 2023年 / 129卷
关键词
Vertical structure; Boolean function; Subthreshold slope (SS); Propagation delay; VTFET; Heterojunction;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a dual-gate silicon–germanium heterojunction vertical TFET with germanium as the source material (HJ-VTFET) is proposed for realizing compact logic functions. A single device with both gate terminals is biased independently during 2D simulation to understand fundamental two-input Boolean gates (OR, NAND, AND and NOR). The vital element in attaining various logic functions using double-gate vertical TFET is deploying a gate–source connection with an appropriate choice of silicon body thickness. The OR and NAND gates are realized using n-type and p-type HJ-VTFETs, respectively, by applying an independent voltage at both gates. While the AND and NOR gates are realized using n-type and p-type HJ-VTFETs, respectively, employing the gate–source overlap method. These implementations show that an exclusive feature of TFETs, such as ambipolar conduction with tunneling dependent on gate–source overlapping, can be realized for logic functions. With such a compact implementation with HJ-VTFET, the present work revealed some serious problems, such as a large subthreshold swing (SS), a small ON-state current (ION\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{ON}$$\end{document}), and high propagation delay (τD\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\tau _\textrm{D}$$\end{document}). For AND functionality, in contrast to pure Si-based-VTFET (Si-VTFET), the HJ-VTFET raised ION\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{ON}$$\end{document}/IOFF\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{OFF}$$\end{document} via 3rd-order magnitude with around 67% improvement in SS. Further, an OR gate is realized with proposed HJ-VTFET and revealed less τD\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\tau _\textrm{D}$$\end{document} around 0.012 nS, compared to the other gates realized using HJ-VTFET.
引用
收藏
相关论文
共 50 条
  • [21] High-speed domino logic design
    Sahari, S. K.
    Tiong, Colina P.
    Rajaee, N.
    Sapawi, R.
    APACE: 2005 ASIA-PACIFIC CONFERENCE ON APPLIED ELECTROMAGNETICS, PROCEEDINGS, 2005, : 280 - 283
  • [22] HIGH-SPEED BIPOLAR LOGIC LSI
    SUDO, T
    NAKASHIMA, T
    YOSHII, A
    REVIEW OF THE ELECTRICAL COMMUNICATIONS LABORATORIES, 1979, 27 (1-2): : 55 - 71
  • [23] HyperPipelining of High-Speed Interface Logic
    Baeckler, Gregg
    PROCEEDINGS OF THE 2016 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS (FPGA'16), 2016, : 2 - 2
  • [24] GAAS MOSFET HIGH-SPEED LOGIC
    YOKOYAMA, N
    MIMURA, T
    KUSAKAWA, H
    SUYAMA, K
    FUKUTA, M
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1980, 28 (05) : 483 - 486
  • [25] HIGH-SPEED BIPOLAR LOGIC IC
    OHNO, K
    TAKEDA, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1988, 24 (04): : 265 - 270
  • [26] BCL - HIGH-SPEED LOGIC TECHNOLOGY
    MEYER, F
    ELECTRONIC ENGINEERING, 1977, 49 (596): : 79 - &
  • [27] ON HIGH-SPEED DIGITAL LOGIC CIRCUITS
    KUROYANA.N
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1966, 49 (11): : 372 - &
  • [28] Principle and Realization for Simulated Speed Sensor of High-speed Rail
    Li Guoda
    PROCEEDINGS OF THE 2015 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER ENGINEERING AND ELECTRONICS (ICECEE 2015), 2015, 24 : 879 - 887
  • [29] Realization of Boolean Functions Using Heterojunction Tunnel FETs
    Vikas Ambekar
    Meena Panchore
    Silicon, 2022, 14 : 6467 - 6475
  • [30] Realization of Boolean Functions Using Heterojunction Tunnel FETs
    Ambekar, Vikas
    Panchore, Meena
    SILICON, 2022, 14 (11) : 6467 - 6475