Realization of high-speed logic functions using heterojunction vertical TFET

被引:0
|
作者
Vikas Ambekar
Meena Panchore
机构
[1] National Institute of Technology,Department of Electronics and Communication Engineering
来源
Applied Physics A | 2023年 / 129卷
关键词
Vertical structure; Boolean function; Subthreshold slope (SS); Propagation delay; VTFET; Heterojunction;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, a dual-gate silicon–germanium heterojunction vertical TFET with germanium as the source material (HJ-VTFET) is proposed for realizing compact logic functions. A single device with both gate terminals is biased independently during 2D simulation to understand fundamental two-input Boolean gates (OR, NAND, AND and NOR). The vital element in attaining various logic functions using double-gate vertical TFET is deploying a gate–source connection with an appropriate choice of silicon body thickness. The OR and NAND gates are realized using n-type and p-type HJ-VTFETs, respectively, by applying an independent voltage at both gates. While the AND and NOR gates are realized using n-type and p-type HJ-VTFETs, respectively, employing the gate–source overlap method. These implementations show that an exclusive feature of TFETs, such as ambipolar conduction with tunneling dependent on gate–source overlapping, can be realized for logic functions. With such a compact implementation with HJ-VTFET, the present work revealed some serious problems, such as a large subthreshold swing (SS), a small ON-state current (ION\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{ON}$$\end{document}), and high propagation delay (τD\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\tau _\textrm{D}$$\end{document}). For AND functionality, in contrast to pure Si-based-VTFET (Si-VTFET), the HJ-VTFET raised ION\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{ON}$$\end{document}/IOFF\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$I_\textrm{OFF}$$\end{document} via 3rd-order magnitude with around 67% improvement in SS. Further, an OR gate is realized with proposed HJ-VTFET and revealed less τD\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\tau _\textrm{D}$$\end{document} around 0.012 nS, compared to the other gates realized using HJ-VTFET.
引用
收藏
相关论文
共 50 条
  • [1] Realization of high-speed logic functions using heterojunction vertical TFET
    Ambekar, Vikas
    Panchore, Meena
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2023, 129 (03):
  • [2] HIGH-SPEED LOGIC MODULES WITH PROGRAMMABLE FUNCTIONS
    ZINOV, VG
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1987, 30 (05) : 1102 - 1107
  • [3] HIGH-SPEED LOGIC MODULES WITH PROGRAMMABLE FUNCTIONS.
    Zinov, V.G.
    Selikov, A.V.
    1600, (30):
  • [4] Design and Integration of Vertical TFET and Memristor for Better Realization of Logical Functions
    Singh, Jeetendra
    Singh, Shailendra
    Paras, Neha
    SILICON, 2023, 15 (02) : 783 - 792
  • [5] Design and Integration of Vertical TFET and Memristor for Better Realization of Logical Functions
    Jeetendra Singh
    Shailendra Singh
    Neha Paras
    Silicon, 2023, 15 : 783 - 792
  • [6] Design and Realization of Logic Gates or Functions Using Vertical TEFT Structures
    Mirwaiz Rahaman
    Pallab Banerji
    Silicon, 2022, 14 : 10413 - 10422
  • [7] Design and Realization of Logic Gates or Functions Using Vertical TEFT Structures
    Rahaman, Mirwaiz
    Banerji, Pallab
    SILICON, 2022, 14 (16) : 10413 - 10422
  • [8] Vertical Integration of Stacked DRAM and High-Speed Logic Device Using SMAFTI Technology
    Kurita, Yoichiro
    Matsui, Satoshi
    Takahashi, Nobuaki
    Soejima, Koji
    Komuro, Masahiro
    Itou, Makoto
    Kawano, Masaya
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2009, 32 (03): : 657 - 665
  • [9] HIGH-SPEED LOGIC
    MOKHOFF, N
    COMPUTER DESIGN, 1985, 24 (14): : 69 - 69
  • [10] A modular and scalable architecture for the realization of high-speed programmable rank order filters using threshold logic
    Hatirnaz, I
    Gürkaynak, FK
    Leblebici, Y
    VLSI DESIGN, 2000, 11 (02) : 115 - 128