Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder

被引:0
作者
Estefania Alcocer
Roberto Gutierrez
Otoniel Lopez-Granado
Manuel P. Malumbres
机构
[1] Miguel Hernandez University of Elche,Physics and Computer Architecture department
[2] Miguel Hernandez University of Elche,Communication Engineering department
来源
Journal of Real-Time Image Processing | 2019年 / 16卷
关键词
HEVC; FPGA; Integer motion estimation; Inter-prediction; SAD architecture;
D O I
暂无
中图分类号
学科分类号
摘要
High-Efficiency Video Coding (HEVC) was developed to improve its predecessor standard, H264/AVC, by doubling its compression efficiency. As in previous standards, Motion Estimation (ME) is one of the encoder critical blocks to achieve significant compression gains. However, it demands an overwhelming complexity cost to accurately remove video temporal redundancy, especially when encoding very high-resolution video sequences. To reduce the overall video encoding time, we propose the implementation of the HEVC ME block in hardware. The proposed architecture is based on (a) a new memory scan order, and (b) a new adder tree structure, which supports asymmetric partitioning modes in a fast and efficient way. The proposed system has been designed in VHDL (VHSIC Hardware Description Language), synthesized and implemented by means of the Xilinx FPGA, Virtex-7 XC7VX550T-3FFG1158. Our design achieves encoding frame rates up to 116 and 30 fps at 2 and 4K video formats, respectively.
引用
收藏
页码:547 / 557
页数:10
相关论文
共 20 条
[1]  
Sullivan GJ(2012)Overview of the high efficiency video coding (HEVC) standard IEEE Trans. Circuits Syst. Video Technol. 22 1649-1668
[2]  
Ohm JR(2013)Design of integer motion estimator of HEVC for asymmetric motion-partitioning mode and 4K-UHD Electron. Lett. 49 1142-1143
[3]  
Han WJ(2014)Implementation of motion estimation algorithm for H.265/HEVC Int. J. Adv. Res. Elect. Electron. Instrum. Eng. 3 122-126
[4]  
Wiegand T(2006)Analysis and architecture design of variable block-size motion estimation for H.264/AVC IEEE Trans. Circuits Syst I: Reg. Papers 53 578-893
[5]  
Byun J(2014)An efficient low-cost FPGA implementation of a configurable motion estimation for H.264 video coding Springer J. Real-Time Process. 9 19-30
[6]  
Jung Y(2013)Adaptive computationally scalable motion estimation for the hardware H.264/AVC encoder IEEE Trans. Circuits Syst. Video Technol. 23 802-812
[7]  
Kim J(undefined)undefined undefined undefined undefined-undefined
[8]  
Davis P(undefined)undefined undefined undefined undefined-undefined
[9]  
Sangeetha M(undefined)undefined undefined undefined undefined-undefined
[10]  
Chen CY(undefined)undefined undefined undefined undefined-undefined