A simulated model for cycle time reduction by acquiring optimal lot size in semiconductor manufacturing

被引:1
作者
Chia-Nan Wang
Chih-Hong Wang
机构
[1] National Kaohsiung University of Applied Sciences,Department of Industrial Engineering and Management
[2] National Chiao Tung University,Department of Industrial Engineering and Management
来源
The International Journal of Advanced Manufacturing Technology | 2007年 / 34卷
关键词
Lot size; Cycle time; Simulation; Bottleneck; Wafer release;
D O I
暂无
中图分类号
学科分类号
摘要
Cycle time reduction is one of the most critical issues in gaining a competitive advantage in wafer fabrication. People widely recognize that lot size reduction can effectively shorten production cycle time. Due to the constraints of conventional equipment and technology, this concept has not been widely applied in wafer fabrication. However, because of the invention of new technology, restrictions on equipment and processes have been reduced in recent years. Wafer lot sizing policy thus becomes an alternative in reducing cycle time. This study develops a simulation model which can acquire optimal lot size to reduce cycle time under different bottleneck loading environments. Simulation experiments based on realistic data from a Taiwan semiconductor fabricator are conducted. Sensitivity analyses of lot sizing impact upon cycle time reduction in wafer fabrication are performed as well. Numerical results demonstrate that the proposed model is sound in acquiring the optimal lot size for cycle time reduction in different loading scenarios. The model can help fabrication managers obtain optimal lot sizes in different bottleneck situations to effectively reduce product cycle time.
引用
收藏
页码:1008 / 1015
页数:7
相关论文
共 38 条
[1]  
Koike A(1995)Trend in semiconductor device production lines and processing equipment Hitachi Rev 44 71-78
[2]  
Tsunematsu M(1990)A lot-sizing model for just-in-time manufacturing J Oper Res Soc 41 201-209
[3]  
Luss H(1989)Capacitated lot sizing with setup times Manage Sci 35 353-366
[4]  
Rosenwein MB(1990)Single and multistage production lot sizing with work-in-process inventory considerations Eng Costs Prod Econ 19 287-294
[5]  
Trigeiro WW(1994)Multiproduct economic lot size models with investment costs for setup reduction and quality improvement: review and extension Int J Prod Res 32 2795-2801
[6]  
Thomas LJ(1992)Lot sizing to reduce capacity utilization in a production process with defective items, process corrections, and rework Manage Sci 38 1314-1328
[7]  
McClain JO(1994)A preliminary model for lot sizing in semiconductor manufacturing Int J Prod Econ 35 259-264
[8]  
Banerjee A(2003)A GA-SA multiobjective hybrid search algorithm for integrating lot sizing and sequencing in flow-line scheduling Int J Adv Manuf Technol 21 126-137
[9]  
Burton JS(2001)Multilevel lot sizing with a genetic algorithm under fixed and rolling horizons Int J Adv Manuf Technol 18 520-527
[10]  
Moon I(2001)The multi-product, economic lot-sizing problem in flow shops: the powers-of-two heuristic Comput Oper Res 28 1165-1182