Is negative capacitance FET a steep-slope logic switch?

被引:0
作者
Wei Cao
Kaustav Banerjee
机构
[1] University of California,Department of Electrical and Computer Engineering
来源
Nature Communications | / 11卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
The negative-capacitance field-effect transistor(NC-FET) has attracted tremendous research efforts. However, the lack of a clear physical picture and design rule for this device has led to numerous invalid fabrications. In this work, we address this issue based on an unexpectedly concise and insightful analytical formulation of the minimum hysteresis-free subthreshold swing (SS), together with several important conclusions. Firstly, well-designed MOSFETs that have low trap density, low doping in the channel, and excellent electrostatic integrity, receive very limited benefit from NC in terms of achieving subthermionic SS. Secondly, quantum-capacitance is the limiting factor for NC-FETs to achieve hysteresis-free subthermionic SS, and FETs that can operate in the quantum-capacitance limit are desired platforms for NC-FET construction. Finally, a practical role of NC in FETs is to save the subthreshold and overdrive voltage losses. Our analysis and findings are intended to steer the NC-FET research in the right direction.
引用
收藏
相关论文
共 45 条
[1]  
Sakurai T(2004)Perspectives of low-power VLSI’s IEICE Trans. Electron E87-C 429-436
[2]  
Baba T(1992)Proposal for surface tunnel transistors Jpn. J. Appl. Phys. 31 455-457
[3]  
Sarkar D(2015)A subthermionic tunnel field-effect transistor with an atomically thin channel Nature 526 91-95
[4]  
Gopalakrishnan K(2005)Impact ionization MOS (I-MOS)-Part I: Device and circuit simulations IEEE Tran. Elec. Dev. 52 69-76
[5]  
Griffin P(2008)Use of negative capacitance to provide voltage amplification for low power nanoscale devices Nano Lett. 8 405-410
[6]  
Plummer J(2014)Low-voltage steep turn-on pMOSFET using ferroelectric high-κ gate dielectric IEEE Electron Device Lett. 35 274-276
[7]  
Salahuddin S(2017)Negative capacitance as performance booster for tunnel FETs and MOSFETs: an experimental study IEEE Electron Device Lett. 38 1485-1488
[8]  
Datta S(2018)Steep-slope hysteresis-free negative capacitance MoS Nat. Nano 13 24-28
[9]  
Cheng CH(2019) transistors Nat. Comm. 10 1-8
[10]  
Chin A(2017)Van der Waals negative capacitance transistors Nano Lett. 17 4801-4806