共 128 条
[1]
Choi Y(2020)Simulation of the effect of parasitic channel height on characteristics of stacked gate-all-around nanosheet FET Solid State Electron 164 107686-2713
[2]
Jang D(2017)Device exploration of nanosheet transistors for sub-7-nm technology node IEEE Trans Elec Dev 64 2707-4438
[3]
Vardhan PH(2019)Threshold voltage variability in nanosheet GAA transistors IEEE Trans Elec Dev 66 4433-2646
[4]
Amita GS(2018)DC/AC/RF characteristic fluctuations induced by various random discrete dopants of gate-all-around silicon nanowire n-MOSFETs IEEE Trans Elec Dev 65 2638-4652
[5]
Ganguly U(2019)Impact of fin line edge roughness and metal gate granularity on variability of 10-nm Node SOI n-FinFET IEEE Trans Elec Dev 66 4646-3682
[6]
Sung W(2013)Investigations on line-edge roughness (LER) and line-width roughness (LWR) in nanoscale CMOS technology: Part II–experimental results and impacts on device variability IEEE Trans Elec Dev 60 3676-5269
[7]
Li Y(2017)Metal grain granularity study on a gate-all-around nanowire FET IEEE Trans Elec Dev 64 5263-5362
[8]
Sudarsanan A(2019)Stress-induced variability studies in tri-gate FinFETs with source/drain stressor at 7 nm Technology Nodes J Electron Mater 48 5348-3341
[9]
Venkateswarlu S(2019)Design and simulation of vertically-stacked nanowire transistors at 3 nm technology nodes Phys Scr 95 014001-1358
[10]
Nayak K(2016)Study of work-function variation in high-κ/metal-gate gate-all-around nanowire MOSFET IEEE Trans Elec Dev 63 3338-2325