Design study of gate-all-around vertically stacked nanosheet FETs for sub-7nm nodes

被引:0
作者
E. Mohapatra
T. P. Dash
J. Jena
S. Das
C. K. Maiti
机构
[1] Siksha ‘O’ Anusandhan (Deemed to be University),Department of Electronics and Communication Engineering
[2] Silicon Institute of Technology,Department of Electronics and Communication Engineering
来源
SN Applied Sciences | 2021年 / 3卷
关键词
Stacked nanosheet FETs; Gate-all-around (GAA); Random discrete dopants (RDD); Source/drain extension; Metal gate granularity (MGG); Variability;
D O I
暂无
中图分类号
学科分类号
摘要
Vertically stacked horizontal nanosheet gate-all-around transistors seem to be one of the viable solutions toward scaling down below sub-7nm technology nodes. In this work, we compare electrical performance, including variability studies of several horizontal nanosheet transistors toward transistor structure optimization. We explore the impacts of nanosheet width and thickness on the electrical performance and outline important design guidelines necessary for vertically stacked nanosheet FETs. An increase in the complexity of the stacked nanosheet structures can lead to significant device variability. Using numerical simulation, we study the characteristics fluctuations induced by the random discrete dopants (RDD) and metal grain granularity (MGG) in nanosheet gate-all-around (GAA) transistors. We use 3-D quantum-mechanically corrected transport models in the simulation. It is observed that the σVTH due to MGG variability is 12% higher than RDD variability while the RDD variability strongly influences the ION. The statistical simulation results predict that the presence of combined variability due to RDD and MGG strongly influences the threshold voltage variation (σVTH) in nanoscale devices. This approach may be applied to the different types of variability, the geometry of the device, including the vertical and lateral dimensions of the transistor, and biasing conditions.
引用
收藏
相关论文
共 128 条
[1]  
Choi Y(2020)Simulation of the effect of parasitic channel height on characteristics of stacked gate-all-around nanosheet FET Solid State Electron 164 107686-2713
[2]  
Jang D(2017)Device exploration of nanosheet transistors for sub-7-nm technology node IEEE Trans Elec Dev 64 2707-4438
[3]  
Vardhan PH(2019)Threshold voltage variability in nanosheet GAA transistors IEEE Trans Elec Dev 66 4433-2646
[4]  
Amita GS(2018)DC/AC/RF characteristic fluctuations induced by various random discrete dopants of gate-all-around silicon nanowire n-MOSFETs IEEE Trans Elec Dev 65 2638-4652
[5]  
Ganguly U(2019)Impact of fin line edge roughness and metal gate granularity on variability of 10-nm Node SOI n-FinFET IEEE Trans Elec Dev 66 4646-3682
[6]  
Sung W(2013)Investigations on line-edge roughness (LER) and line-width roughness (LWR) in nanoscale CMOS technology: Part II–experimental results and impacts on device variability IEEE Trans Elec Dev 60 3676-5269
[7]  
Li Y(2017)Metal grain granularity study on a gate-all-around nanowire FET IEEE Trans Elec Dev 64 5263-5362
[8]  
Sudarsanan A(2019)Stress-induced variability studies in tri-gate FinFETs with source/drain stressor at 7 nm Technology Nodes J Electron Mater 48 5348-3341
[9]  
Venkateswarlu S(2019)Design and simulation of vertically-stacked nanowire transistors at 3 nm technology nodes Phys Scr 95 014001-1358
[10]  
Nayak K(2016)Study of work-function variation in high-κ/metal-gate gate-all-around nanowire MOSFET IEEE Trans Elec Dev 63 3338-2325