FPGA implementation of an efficient similarity-based adaptive window algorithm for real-time stereo matching

被引:0
|
作者
Madaín Pérez-Patricio
Abiel Aguilar-González
机构
[1] Instituto Tecnológico de Tuxtla Gutiérrez (ITTG),Division of Graduate Studies and Research
来源
Journal of Real-Time Image Processing | 2019年 / 16卷
关键词
Adaptive window; Stereo matching; Disparity map; FPGA.;
D O I
暂无
中图分类号
学科分类号
摘要
Stereo matching is one of the most widely used algorithms in real-time image processing applications such as positioning systems for mobile robots, three-dimensional building mapping and both recognition, detection and three-dimensional reconstruction of objects. In area-based algorithms, the similarity between one pixel of the left image and one pixel of the right image is measured using a correlation index computed on vicinities of these pixels called correlation windows. To preserve edges, small windows need to be used. On the other hand, for homogeneous areas, large windows are required. Due to only local information is used, matching between primitives is difficult. In this article, FPGA implementing of an efficient similarity-based adaptive window algorithm for dense disparity maps estimation in real-time is described. To evaluate the proposed algorithm's performance, the developed FPGA architecture was simulated via ModelSim-Altera 6.6c using different synthetic stereo pairs and different sizes for correlation window. In addition, the FPGA architecture was implemented in an FPGA Cyclone IIEP2C35F672C6 embedded in an Altera development board DE2. The disparity maps are computed at a rate of 76 frames per second for stereo pairs of 1280 ×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document} 1024 pixel resolution and a maximum expected disparity equal to 15. The developed FPGA architecture offers better results with respect to most of the real-time area-based stereo matching algorithms reported in the literature, allows increasing the processing speed up to 93,061,120 pixels per second and enables it to be implemented in the majority of the medium gamma FPGA devices.
引用
收藏
页码:271 / 287
页数:16
相关论文
共 50 条
  • [41] AN ADAPTIVE WINDOW BASED POLYNOMIAL FITTING APPROACH FOR PIXEL MATCHING IN STEREO IMAGES.
    Sharma, Lokesh
    Anand, Darpan
    Sharma, Jayash Kumar
    Sharma, Shakti
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), 2018, : 657 - 661
  • [42] The Real-Time Depth Map Obtainment Based on Stereo Matching
    Wang, Fei
    Jia, Kebin
    Feng, Jinchao
    INTELLIGENT DATA ANALYSIS AND APPLICATIONS, (ECC 2016), 2017, 535 : 138 - 144
  • [43] Real-time stereo matching based on fast belief propagation
    Xiang, Xueqin
    Zhang, Mingmin
    Li, Guangxia
    He, Yuyong
    Pan, Zhigeng
    MACHINE VISION AND APPLICATIONS, 2012, 23 (06) : 1219 - 1227
  • [44] Stereo matching based on adaptive window and reliability constraint
    Zhou, Z. (zhouzhiyu1993@163.com), 1600, Binary Information Press, P.O. Box 162, Bethel, CT 06801-0162, United States (09): : 6669 - 6675
  • [45] Real-time Local Stereo Matching Using Edge Sensitive Adaptive Windows
    Dumont, Maarten
    Goorts, Patrik
    Maesen, Steven
    Bekaert, Philippe
    Lafruit, Gauthier
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS (SIGMAP), 2014, : 117 - 126
  • [46] Real-Time Stereo Vision Hardware Accelerator: Fusion of SAD and Adaptive Census Algorithm
    Yang, Zhenhao
    Liang, Yong
    Lin, Daoqian
    Li, Jie
    Chen, Zetao
    Li, Xinhai
    IEEE ACCESS, 2024, 12 : 154975 - 154989
  • [47] FPGA Implementation of a Real-Time Edge Detection System Based on an Improved Canny Algorithm
    Guo, Laigong
    Wu, Sitong
    APPLIED SCIENCES-BASEL, 2023, 13 (02):
  • [48] FPGA-based real-time Phase Measuring Profilometry algorithm design and implementation
    Zhan, Guomin
    Tang, Hongwei
    Zhong, Kai
    Li, Zhongwei
    Shi, Yusheng
    OPTICAL METROLOGY AND INSPECTION FOR INDUSTRIAL APPLICATIONS IV, 2016, 10023
  • [49] Real-time Binary Shape Matching System Based on FPGA
    Kim, Dongkyun
    Jin, Seunghun
    Nguyen, Dung Duc
    Jeon, Jae Wook
    2008 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND BIOMIMETICS, VOLS 1-4, 2009, : 1194 - 1199
  • [50] FPGA based real-time on-road stereo vision system
    Dehnavi, M.
    Eshghi, M.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2017, 81 : 32 - 43