A 67.2 dB SNDR 1.8-V 12-bit 2-MS/s SAR ADC without calibration

被引:0
作者
Maliang Liu
Yi Xie
Zhangming Zhu
机构
[1] Xidian University,School of Microelectronics
来源
Analog Integrated Circuits and Signal Processing | 2016年 / 86卷
关键词
SAR; Bootstrapped switch; Switching procedure; High-speed; Low-power;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a 12-bit 2-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) without calibration based on 0.18 μm 1P6M CMOS technology. To gain one bit of resolution without increasing the number of capacitors, one-side-fixed technique is used to generate the proposed switching procedure based on merged capacitor switching (MCS) switching procedure. Besides, a new DAC control logic is proposed by inserting the SAR logic circuits into level-shift circuits to reduce the complexity of the DAC control logic, enable high-speed and low-power operation and reduce the chance of race and hazard of the combinational logic circuit at the same time. The measured results show the proposed ADC achieves an SNDR of 67.26 dB and consumes 183.3 μW at 1.8 V power supply and 2 MS/s, the peak DNL and INL are +0.66/−0.64 LSB and +0.75/−0.74 LSB, respectively, resulting in a figure-of-merit of 48.63 fJ/conversion-step. The ADC core occupies an active area of 630 × 570 µm2.
引用
收藏
页码:151 / 158
页数:7
相关论文
共 45 条
  • [1] Yip Marcus(2013)A resolution-reconfigurable 5-to-10-bit 0.4-to-1 V power scalable SAR ADC for sensor applications IEEE Journal of Solid-State Circuits 48 1453-1464
  • [2] Chandrakasan Anantha P(2012)A 1-µW 10-bit 200-kS/s SAR ADC with a bypass window for biomedical applications IEEE Journal of Solid-State Circuits 47 2783-2795
  • [3] Huang Guan-Ying(2010)A 10-bit charge-redistribution ADC consuming 1.9 μW at 1 MS/s IEEE Journal of Solid-State Circuits 45 1007-1015
  • [4] Chang Soon-Jyh(2010)Merged capacitor switching based SAR ADC with highest switching energy-efficiency IET Electronics Letters 46 620-621
  • [5] Liu Chun-Cheng(2014)A 10-bit 110 kS/s 1.16 µW SA-ADC with a hybrid differential/single-ended DAC in 180 nm CMOS for multi-channel biomedical applications IEEE Transaction on Circuits & Systems II 61 584-588
  • [6] Lin Ying-Zu(1999)A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter IEEE Journal of Solid-State Circuits 34 599-606
  • [7] Elzakker M(2012)A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13 μm CMOS for medical implant devices IEEE Journal of Solid-State Circuits 47 1585-1593
  • [8] Tuijl E(2010)A 10-bit charge-redistribution ADC consuming 1.9 μW at 1 MS/s IEEE Journal of Solid-State Circuits 45 1007-1015
  • [9] Geraedts P(2010)A 10-bit 50-MS/s SAR ADC with a monotonic capacitor switching procedure IEEE Journal of Solid-State Circuits 45 731-740
  • [10] Schinkel D(2009)Simulation and analysis of random decision errors in clocked comparators IEEE Transaction on Circuits & Systems. I: Regular Papers 56 1844-1857