A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores

被引:0
|
作者
I. Wali
Arnaud Virazel
A. Bosio
P. Girard
S. Pravossoudovitch
M. Sonza Reorda
机构
[1] University of Montpellier / CNRS,Laboratoire d’Informatique de Robotique et de Microélectronique de Montpellier
[2] Politecnico di Torino,undefined
来源
关键词
Fault tolerance; Microprocessor; Single event transient; Permanent fault; Delay fault; Power consumption; High dependability; Fault injection;
D O I
暂无
中图分类号
学科分类号
摘要
Increasing vulnerability of transistors and interconnects due to scaling is continuously challenging the reliability of future microprocessors. Lifetime reliability is gaining attention over performance as a design factor even for lower-end commodity applications. In this work we present a low-power hybrid fault tolerant architecture for reliability improvement of pipelined microprocessors by protecting their combinational logic parts. The architecture can handle a broad spectrum of faults with little impact on performance by combining different types of redundancies. Moreover, it addresses the problem of error propagation in nonlinear pipelines and error detection in pipeline stages with memory interfaces. Our case-study implementation of a fault tolerant MIPS microprocessor highlights four main advantages of the proposed solution. It offers (i) 11.6 % power saving, (ii) improved transient error detection capability, (iii) lifetime reliability improvement, and (iv) more effective fault accumulation effect handling, in comparison with TMR architectures. We also present a gate-level fault-injection framework that offers high fidelity to model physical defects and transient faults.
引用
收藏
页码:147 / 161
页数:14
相关论文
共 50 条
  • [1] A Hybrid Fault-Tolerant Architecture for Highly Reliable Processing Cores
    Wali, I.
    Virazel, Arnaud
    Bosio, A.
    Girard, P.
    Pravossoudovitch, S.
    Reorda, M. Sonza
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (02): : 147 - 161
  • [2] An Effective Hybrid Fault-Tolerant Architecture for Pipelined Cores
    Wali, I.
    Virazel, A.
    Bosio, A.
    Dilillo, L.
    Girard, P.
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [3] An Architecture for Highly Reliable Fault-Tolerant Adaptive Distributed Embedded Systems
    Barranco, Manuel
    Derasevic, Sinisa
    Proenza, Julian
    COMPUTER, 2020, 53 (03) : 38 - 46
  • [4] Reliable and Fault-Tolerant IoT-Edge Architecture
    Grover, Jitender
    Garimella, Rama Murthy
    2018 IEEE SENSORS, 2018, : 609 - 612
  • [5] Fault-Tolerant Architecture for Reliable Integrated Gate Drivers
    Kim, Jongbin
    Chung, Hoon-Ju
    Lee, Seung-Woo
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01): : 1038 - 1046
  • [6] A fault-tolerant architecture for nanoelectronic signal processing
    Fujisaka, H
    Hamano, D
    Kamio, T
    Sakamoto, M
    2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, 2004, : 586 - 588
  • [7] FTMP - HIGHLY RELIABLE FAULT-TOLERANT MULTIPROCESSOR FOR AIRCRAFT
    HOPKINS, AL
    SMITH, TB
    LALA, JH
    PROCEEDINGS OF THE IEEE, 1978, 66 (10) : 1221 - 1239
  • [8] FOSA: A Highly Fault-Tolerant Operating System Architecture
    Peng, Qiao
    Wan, Xiaoguo
    Zhang, Jiliang
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [9] MULTIPROCESSOR ARCHITECTURE ENSURES FAULT-TOLERANT TRANSACTION PROCESSING
    INSELBERG, AD
    MINI-MICRO SYSTEMS, 1983, 16 (04): : 165 - &
  • [10] HAFT: A hybrid FPGA with amorphous and fault-tolerant architecture
    Lin, Mingjie
    Ferguson, Steve
    Ma, Yaling
    Greene, Timothy
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1348 - 1351