A Hardware Architecture of CABAC Encoding and Decoding with Dynamic Pipeline for H.264/AVC

被引:0
作者
Lingfeng Li
Yang Song
Shen Li
Takeshi Ikenaga
Satoshi Goto
机构
[1] Waseda University,Graduate School of Information, Production and Systems
来源
Journal of Signal Processing Systems | 2008年 / 50卷
关键词
CABAC; H.264/AVC; VLSI architecture; codec;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a compact hardware architecture of Context-Based Adaptive Binary Arithmetic Coding (CABAC) codec for H.264/AVC. The similarities between encoding algorithm and decoding algorithm are explored to achieve remarkable hardware reuse. System-level hardware/software partition is conducted to improve overall performance. Meanwhile, the characteristics of CABAC algorithm are utilized to implement dynamic pipeline scheme, which increases the processing throughput with very small hardware overhead. Proposed architecture is implemented under 0.18 μm technology. Results show that the core area of proposed design is 0.496 mm2 when the maximum clock frequency is 230 MHz. It is estimated that the proposed architecture can support CABAC encoding or decoding for HD1080i resolution at a speed of 30 frame/s.
引用
收藏
页码:81 / 95
页数:14
相关论文
共 50 条
  • [41] High speed decoding of entropy codes in H.264/AVC based on a symbol prediction
    Kim, Chung-Hyo
    Kong, Tae-Sik
    Lee, Young-Jun
    Kim, Hee-Dong
    Ju, Young-Ho
    ADVANCED NONDESTRUCTIVE EVALUATION I, PTS 1 AND 2, PROCEEDINGS, 2006, 321-323 : 1262 - 1265
  • [42] ONE-ROUND RENORMALIZATION BASED 2-BIN/CYCLE H.264/AVC CABAC ENCODER
    Liu, Zhenyu
    Wang, Dongsheng
    2011 18TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2011, : 369 - 372
  • [43] Hardware assisted rate distortion optimization with embedded CABAC accelerator for the H.264 advanced video codec
    Nunez-Yanez, J. L.
    Chouliaras, V. A.
    Alfonso, D.
    Rovati, F. S.
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 590 - 597
  • [44] A CABAC codec of H.264AVC with Secure Arithmetic Coding
    Neji, Nihel
    Jridi, Maher
    Alfalou, Ayman
    Masmoudi, Nouri
    REAL-TIME IMAGE AND VIDEO PROCESSING 2013, 2013, 8656
  • [45] A Low-Cost and High Efficiency Entropy Encoder Architecture for H.264/AVC
    Thiele, Cristiano C.
    Vizzotto, Bruno B.
    Martins, Andre L. M.
    da Rosa, Vagner S.
    Bampi, Sergio
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 117 - 122
  • [46] Fractional full-search motion estimation VLSI architecture for H.264/AVC
    Ou, Chien-Min
    Roan, Huang-Chun
    Hwang, Wen-Jyi
    ADVANCES IN IMAGE AND VIDEO TECHNOLOGY, PROCEEDINGS, 2006, 4319 : 861 - +
  • [47] Algorithm and Architecture Co-Design of Hardware-Oriented, Modified Diamond Search for Fast Motion Estimation in H.264/AVC
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2011, 21 (09) : 1214 - 1227
  • [48] A High parallelism hardware architecture design of the H.264/AVC integer motion estimation for applications in real-time DTTV transmissions
    Santos Lunarejo, Jose Luis
    Silva Cardenas, Carlos
    CONFERENCE ON ELECTRONICS, TELECOMMUNICATIONS AND COMPUTERS - CETC 2013, 2014, 17 : 728 - 735
  • [49] Low-complexity quantization for H.264/AVC
    Zhang, Yun
    Jiang, Gangyi
    Yu, Mei
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2009, 4 (01) : 3 - 12
  • [50] An implementation of intra prediction with transform for H.264/AVC
    Lee, Eunchong
    Yoo, Jeongwoo
    Ye, Sangwoo
    Hong, Youpyo
    IEICE ELECTRONICS EXPRESS, 2013, 10 (15):